Patents by Inventor Fang-Ping Chou

Fang-Ping Chou has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8598639
    Abstract: A silicon photodiode with symmetry layout and deep well bias in CMOS technology is provided. The silicon photodiode includes a substrate, a deep well, and a PN diode structure. The deep well is disposed on the substrate, where an extra bias is applied to the deep well. The region surrounded by the deep well forms the main body of the silicon photodiode. The PN diode structure is located in the region surrounded by the deep well, where the silicon photodiode has a symmetry layout. The deep well is adopted when fabricating the silicon photodiode, and the extra bias is applied to the deep well to eliminate the interference and effect of the substrate absorbing light, and further greatly improve speed and bandwidth. Furthermore, the silicon photodiode has a symmetry layout, so that uniform electric field distribution is achieved, and the interference of the substrate noise is also reduced.
    Type: Grant
    Filed: March 2, 2011
    Date of Patent: December 3, 2013
    Assignee: National Central University
    Inventors: Yue-Ming Hsin, Fang-Ping Chou, Ching-Wen Wang, Guan-Yu Chen
  • Patent number: 8445992
    Abstract: A lateral avalanche photodiode structure including a substrate, a PN diode and a metal layer is provided. The substrate has at least one first electrode area, at least one light receiving area, and at least one second electrode area which are arranged horizontally. The first electrode area is also an avalanche area, and the light receiving area is between the first electrode area and the second electrode area. The PN diode is disposed in the substrate in the first electrode area. The metal layer is disposed on the substrate and covers the first electrode area and the second electrode area, but does not cover the light receiving area.
    Type: Grant
    Filed: September 22, 2011
    Date of Patent: May 21, 2013
    Assignee: National Central University
    Inventors: Yue-Ming Hsin, Fang-Ping Chou, Zi-Ying Li, Ching-Wen Wang
  • Publication number: 20130026604
    Abstract: A lateral avalanche photodiode structure including a substrate, a PN diode and a metal layer is provided. The substrate has at least one first electrode area, at least one light receiving area, and at least one second electrode area which are arranged horizontally. The first electrode area is also an avalanche area, and the light receiving area is between the first electrode area and the second electrode area. The PN diode is disposed in the substrate in the first electrode area. The metal layer is disposed on the substrate and covers the first electrode area and the second electrode area, but does not cover the light receiving area.
    Type: Application
    Filed: September 22, 2011
    Publication date: January 31, 2013
    Applicant: NATIONAL CENTRAL UNIVERSITY
    Inventors: Yue-Ming Hsin, Fang-Ping Chou, Zi-Ying Li, Ching-Wen Wang
  • Publication number: 20120175690
    Abstract: A silicon photodiode with symmetry layout and deep well bias in CMOS technology is provided. The silicon photodiode includes a substrate, a deep well, and a PN diode structure. The deep well is disposed on the substrate, where an extra bias is applied to the deep well. The region surrounded by the deep well forms the main body of the silicon photodiode. The PN diode structure is located in the region surrounded by the deep well, where the silicon photodiode has a symmetry layout. The deep well is adopted when fabricating the silicon photodiode, and the extra bias is applied to the deep well to eliminate the interference and effect of the substrate absorbing light, and further greatly improve speed and bandwidth. Furthermore, the silicon photodiode has a symmetry layout, so that uniform electric field distribution is achieved, and the interference of the substrate noise is also reduced.
    Type: Application
    Filed: March 2, 2011
    Publication date: July 12, 2012
    Applicant: NATIONAL CENTRAL UNIVERSITY
    Inventors: Yue-Ming Hsin, Fang-Ping Chou, Ching-Wen Wang, Guan-Yu Chen
  • Publication number: 20110079708
    Abstract: A silicon photo-detection module is disclosed, in which a silicon photodiode detection unit and a parasitical vertical bipolar junction transistor amplification unit can be simultaneously formed by a CMOS process. The silicon photo-detection module has a silicon substrate, a silicon photodiode detection unit comprising a positive portion and a negative portion, and a parasitical vertical bipolar junction transistor amplification unit comprising a collector, a base, and an emitter. The silicon photodiode detection unit and the parasitical vertical bipolar junction transistor amplification unit are formed on the silicon substrate by a CMOS process. Besides, the positive and negative portions of the silicon photodiode detection unit are electrically connected respectively with the base and the collector of the parasitical vertical bipolar junction transistor amplification unit.
    Type: Application
    Filed: April 5, 2010
    Publication date: April 7, 2011
    Inventors: Yue-Ming Hsin, Fang-Ping Chou, Guan-Yu Chen