Patents by Inventor Fayou Yin

Fayou Yin has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230198512
    Abstract: A driver metal-oxide-semiconductor field-effect transistor DrMOS, an integrated circuit, an electronic device, and a preparation method are provided. The DrMOS mainly includes a first die and a second die. The first die includes a drive circuit and a first switching transistor, and the drive circuit is connected to a gate of the first switching transistor. The second die includes a second switching transistor, and the drive circuit is connected to a gate of the second switching transistor through a first conductor. The drive circuit and the first switching transistor are prepared in a same die. This helps to reduce an area, loss, and costs of the DrMOS. The first switching transistor and the second switching transistor are prepared in different dies that reduces type selection limitation.
    Type: Application
    Filed: February 17, 2023
    Publication date: June 22, 2023
    Inventors: Fayou YIN, Boning HUANG, Wentao YANG, Quan ZHANG, Qian ZHAO
  • Publication number: 20230112034
    Abstract: The technology of this application relates to a switching power module that includes a substrate, a die embedded in the substrate, and a packaging layer. The packaging layer covers an integrated circuit layout layer of the die. The packaging layer packages the integrated circuit layout layer of the die, the die includes a composite material layer covering the integrated circuit layout layer, and the composite material layer includes at least two material layers that have different functions. The at least two material layers include a first material layer covering the integrated circuit layout layer, the first material layer is a mixed layer of undoped silicate glass and tetraethyl orthosilicate, and the first material layer is filled in a gap between metal protrusions of the integrated circuit layout layer, thereby improving an isolation effect between the metal protrusions. The mixed layer of the undoped silicate glass and the tetraethyl orthosilicate has a good thermal stress effect.
    Type: Application
    Filed: December 12, 2022
    Publication date: April 13, 2023
    Inventors: Gun YANG, Fayou YIN
  • Publication number: 20180174992
    Abstract: A semiconductor device having a redistribution layer and a first coating layer. The redistribution layer is formed on a passivation layer of the semiconductor device and has sidewalls and a top surface. The first coating layer covers the sidewalls and the top surface of the redistribution layer. The first coating layer is conductive so that through a conductive bump coupled to the first coating layer, an external circuit is coupled to an electrical terminal of an integrated circuit of the semiconductor device. The first coating layer has sidewalls and a top surface. A second coating layer covers the sidewalls and a part of the top surface of the first coating layer and a part of the passivation layer.
    Type: Application
    Filed: December 12, 2017
    Publication date: June 21, 2018
    Inventors: Fayou Yin, Zeqiang Yao, Ming Xiao, Heng Li
  • Publication number: 20180019199
    Abstract: A semiconductor device having a first dielectric layer and a redistribution layer. The redistribution layer has sidewalls and is formed on a passivation layer of the semiconductor device. The first dielectric layer covers the sidewalls of the redistribution layer. The first dielectric layer is insulative and has a physical property of stopping the migration of the redistribution layer.
    Type: Application
    Filed: July 7, 2017
    Publication date: January 18, 2018
    Inventors: Ming Xiao, Zeqiang Yao, Heng Li, Fayou Yin
  • Patent number: 9768135
    Abstract: The present disclosure discloses a semiconductor device having conductive bumps formed on a conductive redistribution layer and associated method for manufacturing. The semiconductor device may further include a first type shallow trench formed on a passivation layer overlying a semiconductor substrate. The conductive redistribution layer is formed in the first type shallow trench. A polyimide layer may be formed between neighboring conductive redistribution layers should a plurality of the conductive redistribution layers are formed with or without the first type shallow trench formed for each of the plurality of conductive redistribution layers.
    Type: Grant
    Filed: December 16, 2015
    Date of Patent: September 19, 2017
    Assignee: Monolithic Power Systems, Inc.
    Inventors: Ze-Qiang Yao, Fayou Yin, Xiaodan Shang
  • Publication number: 20170179059
    Abstract: The present disclosure discloses a semiconductor device having conductive bumps formed on a conductive redistribution layer and associated method for manufacturing. The semiconductor device may further include a first type shallow trench formed on a passivation layer overlying a semiconductor substrate. The conductive redistribution layer is formed in the first type shallow trench. A polyimide layer may be formed between neighboring conductive redistribution layers should a plurality of the conductive redistribution layers are formed with or without the first type shallow trench formed for each of the plurality of conductive redistribution layers.
    Type: Application
    Filed: December 16, 2015
    Publication date: June 22, 2017
    Inventors: Ze-Qiang Yao, Fayou Yin, Xiaodan Shang
  • Publication number: 20140103416
    Abstract: A semiconductor device having an ESD protection structure and a method for forming the semiconductor device. The semiconductor device further includes a semiconductor transistor formed in an active cell area of a substrate. The ESD protection structure is formed atop a termination area of the substrate and is of solid closed shape. The ESD protection structure includes a central doped zone of a first conductivity type and a plurality of second-conductivity-type doped zones and first-conductivity-type doped zones alternately disposed surrounding the central doped zone. The central doped zone occupies substantially the entire portion of the ESD protection structure that is overlapped by a gate metal pad, and is electrically coupled to the gate metal pad. The outmost first-conductivity-type doped zone is electrically coupled to a source metal. The ESD protection structure features a reduced resistance and an improved current uniformity and provides enhanced ESD protection to the transistor.
    Type: Application
    Filed: October 10, 2013
    Publication date: April 17, 2014
    Applicant: CHENGDU MONOLITHIC POWER SYSTEMS CO., LTD.
    Inventors: Rongyao Ma, Tiesheng Li, Huaifeng Wang, Heng Li, Fayou Yin