Patents by Inventor Florian Schamberger

Florian Schamberger has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7808272
    Abstract: An integrated circuit for analyzing the waveform of an input signal includes a first storage circuit and a second storage circuit that are each supplied with the input signal. The first and second storage circuits are controlled by a clock signal. The first storage circuit is used to store a state for the input signal when the clock signal has a rising edge. The second storage circuit is used to store a state for the input signal when the clock signal has a falling edge. An evaluation circuit compares the states of the input signal that are stored in the first and second storage circuits during a selected time span. The comparison can be used to decide whether the input signal assumes periodic fluctuations or an approximately permanently static value during the time span.
    Type: Grant
    Filed: December 8, 2005
    Date of Patent: October 5, 2010
    Assignee: Qimonda AG
    Inventors: Robert Kaiser, Florian Schamberger
  • Patent number: 7427202
    Abstract: A means of attachment for electrically contacting electronic components is disclosed. The means of attachment includes a carrier element and a number of elongated connecting elements. Each of the connecting elements is arranged on the carrier element and has an elongated body, which protrudes from the carrier element. Each of the connecting elements and the carrier element includes an electrically conductive surface.
    Type: Grant
    Filed: December 22, 2005
    Date of Patent: September 23, 2008
    Assignee: Infineon Technologies AG
    Inventors: Florian Schamberger, Michael Bernhard Sommer, Andreas Baenisch
  • Publication number: 20080155313
    Abstract: A semiconductor memory device with redundant memory cells and a method for operating a semiconductor memory device is disclosed. One embodiment provides at least one memory cell and at least one redundant memory cell. The method includes reading out data written in the memory cell; determining whether the read-out data concur with target data; reprogramming or reconfiguring, respectively, the semiconductor device, so that the redundant memory cell replaces the memory cell if the read-out data do not concur with the target data; and writing the target data in the redundant memory cell already during the reprogramming or reconfiguring, respectively.
    Type: Application
    Filed: December 18, 2007
    Publication date: June 26, 2008
    Applicant: QIMONDA AG
    Inventors: Florian Schamberger, Ralf Schneider
  • Publication number: 20080062738
    Abstract: Storage element for permanently storing information in a memory device. A coupling circuit is configured to couple a first and a second fuse in parallel with a programming line. A programming unit to control the coupling circuit depending on a common write data to successively couple the first and the second fuse via the programming line with a programming potential.
    Type: Application
    Filed: September 8, 2006
    Publication date: March 13, 2008
    Inventors: Florian Schamberger, Andreas Baenisch
  • Patent number: 7296198
    Abstract: A method for testing semiconductor memory modules in which data are stored in banks with an addressable matrix structure containing rows and columns. Defect addresses of the defect locations in the banks are transmitted in compressed form to an external test device. The rows and/or the columns are subdivided into regions. The defects occurring in the respective region are counted row by row and/or column by column. The number of defects in each region is compared row by row and/or column by column with a threshold value, and the comparison results are transmitted as additional information row by row and/or column by column together with the defect addresses to a test device.
    Type: Grant
    Filed: April 19, 2002
    Date of Patent: November 13, 2007
    Assignee: Infineon Technologies AG
    Inventors: Robert Kaiser, Florian Schamberger
  • Patent number: 7222271
    Abstract: Method for repairing hardware faults in memory chips. According to one embodiment, a method is provided for repairing bit errors in memory chips having a multiplicity of memory cells. The method can include detecting bit errors using an error identification algorithm. Further, the method can include determining the addresses of faulty memory cells. The method can also include setting a data bit initiating a repair mode in response to detecting a bit error. In the repair mode, a signal present on a data line to the memory chips can be interpreted as a repair command to perform a repair. In addition, the method can include repairing the bit errors by activating redundant memory cells.
    Type: Grant
    Filed: April 26, 2002
    Date of Patent: May 22, 2007
    Assignee: Infineon Technologies AG
    Inventors: Hermann Ruckerbauer, Florian Schamberger
  • Patent number: 7181643
    Abstract: A comparison method compares the address of a memory cell with a known address of a faulty memory cell in a semiconductor memory module. The module is subdivided into banks and has an address structure in which each address is associated with a bank that is organized in rows and columns and is defined by a row address, a column address and a bank address. Not only the row address is determined, but also the column address and the bank address when a memory access occurs. A bank is activated with a bank selection signal, and the access to a valid address of a faulty memory cell is indicated by an enable register.
    Type: Grant
    Filed: October 20, 2003
    Date of Patent: February 20, 2007
    Assignee: Infineon Technologies AG
    Inventors: Robert Kaiser, Florian Schamberger
  • Publication number: 20060265440
    Abstract: An integrated circuit for analyzing the waveform of an input signal includes a first storage circuit and a second storage circuit that are each supplied with the input signal. The first and second storage circuits are controlled by a clock signal. The first storage circuit is used to store a state for the input signal when the clock signal has a rising edge. The second storage circuit is used to store a state for the input signal when the clock signal has a falling edge. An evaluation circuit compares the states of the input signal that are stored in the first and second storage circuits during a selected time span. The comparison can be used to decide whether the input signal assumes periodic fluctuations or an approximately permanently static value during the time span.
    Type: Application
    Filed: December 8, 2005
    Publication date: November 23, 2006
    Inventors: Robert Kaiser, Florian Schamberger
  • Publication number: 20060170115
    Abstract: A means of attachment for electrically contacting electronic components is disclosed. The means of attachment includes a carrier element and a number of elongated connecting elements. Each of the connecting elements is arranged on the carrier element and has an elongated body, which protrudes from the carrier element. Each of the connecting elements and the carrier element includes an electrically conductive surface.
    Type: Application
    Filed: December 22, 2005
    Publication date: August 3, 2006
    Inventors: Florian Schamberger, Michael Sommer, Andreas Baenisch
  • Patent number: 7054180
    Abstract: A method for adjusting a resistance in an integrated circuit, the resistance having a first conductive area and a second conductive area between which a dielectric area is arranged, a programming current being conducted through the resistance, the programming current being selected so as to adjust a resistance value of the resistance which is selected from a resistance range and is dependent on the programming current.
    Type: Grant
    Filed: December 16, 2003
    Date of Patent: May 30, 2006
    Assignee: Infineon Technologies AG
    Inventors: Florian Schamberger, Jörg Peter
  • Patent number: 7047454
    Abstract: An integrated circuit includes a data processing unit, a buffer memory, and a setting memory. The buffer memory performs the function of registers for storing data for the processing unit. The buffer memory is connected to the setting memory. The setting memory can be written to through the buffer memory.
    Type: Grant
    Filed: December 20, 2001
    Date of Patent: May 16, 2006
    Assignee: Infineon Technologies AG
    Inventors: Robert Kaiser, Florian Schamberger
  • Publication number: 20050196909
    Abstract: The invention relates to a method for adjusting a resistance in an integrated circuit, the resistance having a first conductive area and a second conductive area between which a dielectric area is arranged, a programming current being conducted through the resistance, the programming current being selected so as to adjust a resistance value of the resistance which is selected from a resistance range and is dependent on the programming current.
    Type: Application
    Filed: December 16, 2003
    Publication date: September 8, 2005
    Inventors: Florian Schamberger, Jorg Peter
  • Patent number: 6919234
    Abstract: Method for producing an antifuse in a substrate, a first interconnect being applied to the substrate, a dielectric layer being applied at an end face of the first interconnect, which end face essentially runs vertically with respect to the substrate, a second interconnect being applied in such a way that it adjoins the dielectric layer with an end face, with the result that an antifuse structure is formed.
    Type: Grant
    Filed: November 26, 2003
    Date of Patent: July 19, 2005
    Assignee: Infineon Technologies AG
    Inventors: Jürgen Lindolf, Florian Schamberger
  • Patent number: 6868028
    Abstract: A circuit configuration for driving a programmable link has a drive circuit for the selection and blowing of the fuse, and also a shift register, by which an activation signal can be fed to the drive circuit. In order to provide the data to be blown, in a preferred embodiment, a volatile memory cell may be provided. The present circuit configuration enables the blowing of fuses and thus repair of defective memory cells in mass memories even after encapsulation of a chip having the mass memory. Moreover, the shift register described effectively prevents impermissibly high currents from being able to occur as a result of simultaneous blowing of too many fuses.
    Type: Grant
    Filed: June 20, 2003
    Date of Patent: March 15, 2005
    Assignee: Infineon Technologies AG
    Inventors: Robert Kaiser, Florian Schamberger
  • Patent number: 6856186
    Abstract: A circuit configuration is provided for level boosting, in particular for driving a link that can be programmed by an energy pulse, which is also referred to as a fuse. The circuit configuration has a circuit for level boosting and also a logic circuit. The logic circuit combines a first input signal with a second input signal and controls an input of the circuit for level boosting, the output level of an output signal of the circuit for level boosting being greater than the input level. A fusible link can be connected to an output terminal of the circuit for level boosting. Since an input stage of the circuit for level boosting is at the same time a first subcircuit of the logic circuit, the circuit configuration enables an exceptional component and area-saving construction. This has an advantageous effect particularly in mass memory chips.
    Type: Grant
    Filed: June 20, 2003
    Date of Patent: February 15, 2005
    Assignee: Infineon Technologies AG
    Inventor: Florian Schamberger
  • Publication number: 20050023637
    Abstract: The invention relates to a method for producing an antifuse structure in a substrate, a conductive region and a nonconductive region adjoining the latter being formed in the substrate, so that an edge of the conductive region is produced, a dielectric layer being deposited in such a way that it covers at least a part of the edge.
    Type: Application
    Filed: November 26, 2003
    Publication date: February 3, 2005
    Inventors: Jurgen Lindolf, Florian Schamberger
  • Publication number: 20050003647
    Abstract: Method for producing an antifuse in a substrate, a first interconnect being applied to the substrate, a dielectric layer being applied at an end face of the first interconnect, which end face essentially runs vertically with respect to the substrate, a second interconnect being applied in such a way that it adjoins the dielectric layer with an end face, with the result that an antifuse structure is formed.
    Type: Application
    Filed: November 26, 2003
    Publication date: January 6, 2005
    Inventors: Jurgen Lindolf, Florian Schamberger
  • Patent number: 6807123
    Abstract: A circuit configuration for driving a programmable link has a volatile memory cell, which is coupled to the fuse for the permanent storage of data stored in the volatile memory, and also a shift register, which enables data to be read out from the volatile memory cell and data to be written to the memory cell. In this case, a plurality of shift registers may be interconnected to form a shift register chain for the purpose of driving a plurality of fuses. The shift register chain thus enables fast writing and reading to/from the volatile memory with a low outlay on circuitry.
    Type: Grant
    Filed: June 20, 2003
    Date of Patent: October 19, 2004
    Assignee: Infineon Technologies AG
    Inventors: Robert Kaiser, Florian Schamberger
  • Patent number: 6804166
    Abstract: A data read access and a data write access is shared between two memory banks. A first memory bank of which is operated with a clock that is shifted by half a clock pulse with respect to the operating clock of the other, second memory bank. Partial data streams are combined at the output of the two memory banks to form a data stream with double the frequency.
    Type: Grant
    Filed: October 7, 2003
    Date of Patent: October 12, 2004
    Assignee: Infineon Technologies AG
    Inventors: Robert Kaiser, Helmut Schneider, Florian Schamberger
  • Patent number: 6800817
    Abstract: The semiconductor component is provided for connection to a test system. An external clock signal with a modulated duty ratio can be input to the semiconductor component at a connection provided for that purpose on the semiconductor component. The latter has a clock recovery circuit, which obtains a periodic clock signal from the modulated clock signal, and a shift register, to which the modulated clock signal can be fed in a manner clocked by the periodic clock signal and which provides a data signal. The present invention makes it possible, in particular in mass memory chips, to feed in clock signals and also program, address or data signals for the realization of BIST via just one connection contact.
    Type: Grant
    Filed: January 23, 2002
    Date of Patent: October 5, 2004
    Assignee: Infineon Technologies AG
    Inventors: Helmut Schneider, Robert Kaiser, Florian Schamberger