Patents by Inventor Fong-Shek Lam

Fong-Shek Lam has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11043158
    Abstract: Various systems and methods for managing graphics subsystems are described herein. A system for managing graphics subsystems of a compute device includes a display controller operable to: receive an indication that a first display of the compute device has been activated; enable a power management feature in a display controller, the power management feature to reduce power consumption of the display controller and associated components, and the power management feature to reduce graphics memory bandwidth usage; receive an indication that a second display has been activated with the first display; and maintain the power management feature for at least the first display.
    Type: Grant
    Filed: January 5, 2018
    Date of Patent: June 22, 2021
    Assignee: Intel Corporation
    Inventors: Prashant D. Chaudhari, Michael N. Derr, Paul Diefenbaugh, Sameer Kalathil Perazhi, Fong-Shek Lam, Arthur Jeremy Runyan, Jason Tanner
  • Publication number: 20190043411
    Abstract: Various systems and methods for managing graphics subsystems are described herein. A system for managing graphics subsystems of a compute device includes a display controller operable to: receive an indication that a first display of the compute device has been activated; enable a power management feature in a display controller, the power management feature to reduce power consumption of the display controller and associated components, and the power management feature to reduce graphics memory bandwidth usage; receive an indication that a second display has been activated with the first display; and maintain the power management feature for at least the first display.
    Type: Application
    Filed: January 5, 2018
    Publication date: February 7, 2019
    Inventors: Prashant D. Chaudhari, Michael N. Derr, Paul Diefenbaugh, Sameer Kalathil Perazhi, Fong-Shek Lam, Arthur Jeremy Runyan, Jason Tanner
  • Patent number: 6999089
    Abstract: An overlay video processing system provides an early start to pixel processing for the next overlay scan line. The overlay processor begins processing the next overlay scan line while still displaying the current scan line. A FIFO buffer is used to provide the overlay video data to the display. When the buffer provides a predetermined amount of data to the current overlay scan line, the buffer begins to load the data for the next overlay scan line. In one embodiment, the buffer may begin loading data for the next overlay scan line when approximately half the current overlay scan line is displayed.
    Type: Grant
    Filed: March 30, 2000
    Date of Patent: February 14, 2006
    Assignee: Intel Corporation
    Inventors: Fong-Shek Lam, Kim A. Meinerth
  • Patent number: 6625708
    Abstract: A method and apparatus of defining a line buffer configuration in a memory is disclosed. In one embodiment, the method and apparatus receives input data information and mode information, proceeds to select a type of the line buffer configuration according to the mode information, and dynamically generates addresses for the selected type of line buffer configuration in the memory according to the input data information.
    Type: Grant
    Filed: November 23, 1999
    Date of Patent: September 23, 2003
    Assignee: Intel Corporation
    Inventor: Fong-Shek Lam
  • Patent number: 5555510
    Abstract: A method applicable to a host computer system having a system bus connected to a CPU, and a PCMCIA controller having status registers, means for supplying back off signals to the CPU and line buffers capable of being in a normal and high impedance state. A multi pin connector is located in each card socket and connected to a line buffer. Each connector has common address, data and control pins, power pins, ground pins longer than the data pins and card detect signal pins shorter than the signal pins. The first step is to detect the commencement of an insertion or removal of a PCMCIA card to or from a socket by monitoring the ground and card detect signal pins. After detection, commence termination of all CPU usage of common address, data and control lines by asserting a back off signal. Next, determine if the usage is terminated by monitoring the status registers in the controller. Next, place the common address, data and control lines in a high impedance state.
    Type: Grant
    Filed: August 2, 1994
    Date of Patent: September 10, 1996
    Assignee: Intel Corporation
    Inventors: Jerry Verseput, Fong-Shek Lam, Prasanna Shah