Patents by Inventor Forest Dixon

Forest Dixon has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10332805
    Abstract: A transistor module includes a substrate; a transistor on the substrate; a dielectric layer disposed over the transistor and the substrate; a metal layer disposed over the dielectric layer and the transistor, the metal layer contacting a portion of the transistor; a metal pillar disposed over the metal layer; and a dielectric cushion disposed between the metal layer and the metal pillar over the transistor. The dielectric cushion includes dielectric material that is softer than the metal pillar, for reducing strain on semiconductor junctions when at least one of tensile or compressive stress is exerted on the metal pillar with respect to the substrate. The transistor module may further include at least one buttress formed between the metal layer and the substrate, adjacent to the transistor, for further reducing strain on the semiconductor junctions by providing at least one corresponding alternative stress path that substantially bypasses the transistor.
    Type: Grant
    Filed: October 30, 2017
    Date of Patent: June 25, 2019
    Assignee: Avago Technologies International Sales Pte. Limited
    Inventors: Thomas Edward Dungan, Jonathan Kwadwo Abrokwah, Forest Dixon, William Snodgrass
  • Publication number: 20190131175
    Abstract: A transistor module includes a substrate; a transistor on the substrate; a dielectric layer disposed over the transistor and the substrate; a metal layer disposed over the dielectric layer and the transistor, the metal layer contacting a portion of the transistor; a metal pillar disposed over the metal layer; and a dielectric cushion disposed between the metal layer and the metal pillar over the transistor. The dielectric cushion includes dielectric material that is softer than the metal pillar, for reducing strain on semiconductor junctions when at least one of tensile or compressive stress is exerted on the metal pillar with respect to the substrate. The transistor module may further include at least one buttress formed between the metal layer and the substrate, adjacent to the transistor, for further reducing strain on the semiconductor junctions by providing at least one corresponding alterative stress path that substantially bypasses the transistor.
    Type: Application
    Filed: October 30, 2017
    Publication date: May 2, 2019
    Inventors: Thomas Edward Dungan, Jonathan Kwadwo Abrokwah, Forest Dixon, William Snodgrass
  • Patent number: 9653586
    Abstract: A heterojunction bipolar transistor (HBT) amplifier device includes transistor fingers arranged in parallel on a substrate. Each transistor finger includes a base/collector mesa stripe shaving a trapezoidal shaped cross-section with sloping sides, and having a base stacked on a collector; a set of emitter mesa stripes arranged on the base/collector mesa stripe; and emitter metallization formed over the set of emitter mesa stripes and the base/collector mesa. The emitter metallization includes a center portion for providing electrical and thermal connectivity to the emitter mesa stripes and extended portions extending beyond the base and overlapping onto the sloping sides of the base/collector mesa stripe for increasing thermal coupling to the collector. A common conductive pillar is formed over the transistor fingers for providing electrical and thermal conductivity.
    Type: Grant
    Filed: August 28, 2015
    Date of Patent: May 16, 2017
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventors: Thomas Dungan, Forest Dixon
  • Publication number: 20170062595
    Abstract: A heterojunction bipolar transistor (HBT) amplifier device includes transistor fingers arranged in parallel on a substrate. Each transistor finger includes a base/collector mesa stripe shaving a trapezoidal shaped cross-section with sloping sides, and having a base stacked on a collector; a set of emitter mesa stripes arranged on the base/collector mesa stripe; and emitter metallization formed over the set of emitter mesa stripes and the base/collector mesa. The emitter metallization includes a center portion for providing electrical and thermal connectivity to the emitter mesa stripes and extended portions extending beyond the base and overlapping onto the sloping sides of the base/collector mesa stripe for increasing thermal coupling to the collector. A common conductive pillar is formed over the transistor fingers for providing electrical and thermal conductivity.
    Type: Application
    Filed: August 28, 2015
    Publication date: March 2, 2017
    Inventors: Thomas Dungan, Forest Dixon
  • Patent number: 9576920
    Abstract: A semiconductor structure is disclosed. The semiconductor structure includes an electrically conductive layer disposed over a substrate. A moisture barrier layer is disposed over the substrate and between the substrate and the electrically conductive layer. A dielectric layer is disposed over the moisture barrier layer. The dielectric layer has an elastic modulus that is lower than an elastic modulus of the moisture barrier layer.
    Type: Grant
    Filed: July 25, 2016
    Date of Patent: February 21, 2017
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventors: Jonathan Abrokwah, Forest Dixon, Thomas Dungan, Greg Halac, Rick Snyder
  • Patent number: 9508661
    Abstract: A semiconductor structure is disclosed. The semiconductor structure includes an electrically conductive layer disposed over a substrate. A moisture barrier layer is disposed over the substrate and between the substrate and the electrically conductive layer. A dielectric layer is disposed over the moisture barrier layer. The dielectric layer has an elastic modulus that is lower than an elastic modulus of the moisture barrier layer.
    Type: Grant
    Filed: July 17, 2014
    Date of Patent: November 29, 2016
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventors: Jonathan Abrokwah, Forest Dixon, Thomas Dungan, Greg Halac, Rick Snyder
  • Publication number: 20160336284
    Abstract: A semiconductor structure is disclosed. The semiconductor structure includes an electrically conductive layer disposed over a substrate. A moisture barrier layer is disposed over the substrate and between the substrate and the electrically conductive layer. A dielectric layer is disposed over the moisture barrier layer. The dielectric layer has an elastic modulus that is lower than an elastic modulus of the moisture barrier layer.
    Type: Application
    Filed: July 25, 2016
    Publication date: November 17, 2016
    Inventors: Jonathan Abrokwah, Forest Dixon, Thomas Dungan, Greg Halac, Rick Snyder
  • Publication number: 20160020179
    Abstract: A semiconductor structure is disclosed. The semiconductor structure includes an electrically conductive layer disposed over a substrate. A moisture barrier layer is disposed over the substrate and between the substrate and the electrically conductive layer. A dielectric layer is disposed over the moisture barrier layer. The dielectric layer has an elastic modulus that is lower than an elastic modulus of the moisture barrier layer.
    Type: Application
    Filed: July 17, 2014
    Publication date: January 21, 2016
    Inventors: Jonathan Abrokwah, Forest Dixon, Thomas Dungan, Greg Halac, Rick Snyder
  • Patent number: 8310305
    Abstract: A distributed power amplifier may include a plurality of switching power amplifier sub-circuits, and a plurality of connection network sub-circuits, each of the plurality connection network sub-circuits having a characteristic impedance, wherein each of the plurality of connection network sub-circuits combines two or more of the plurality of switching power amplifier sub-circuits into a parallel or series configuration, wherein the plurality of switching power amplifier sub-circuits, the plurality of connection network sub-circuits and the characteristic impedance of each of the plurality of connection network sub-circuits are configured to present each of the plurality of switching power amplifier sub-circuits with a substantially equivalent load impedance.
    Type: Grant
    Filed: April 14, 2011
    Date of Patent: November 13, 2012
    Assignee: Rockwell Collins, Inc.
    Inventors: David Cripe, Scott Patten, Don Landt, Forest Dixon