Patents by Inventor François Agut

François Agut has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11895417
    Abstract: The present description describes an image sensor including an array of pixels arranged inside and on top of a region of a semiconductor substrate electrically insulated from the rest of the substrate by insulating trenches crossing the substrate, each pixel including a photoconversion area and at least two assemblies, each including a memory area and a transfer gate coupling the memory area to the photoconversion area, and a circuit configured to apply, for each pixel and at least during each integration phase, a bias voltage different from ground to a portion of the substrate having the pixel arranged inside and on top of it.
    Type: Grant
    Filed: February 8, 2022
    Date of Patent: February 6, 2024
    Assignees: STMicroelectronics France, STMicroelectronics (Grenoble 2) SAS, STMicroelectronics (Crolles 2) SAS
    Inventors: Celine Mas, Matteo Maria Vignetti, Francois Agut
  • Publication number: 20220272291
    Abstract: The present description describes an image sensor including an array of pixels arranged inside and on top of a region of a semiconductor substrate electrically insulated from the rest of the substrate by insulating trenches crossing the substrate, each pixel including a photoconversion area and at least two assemblies, each including a memory area and a transfer gate coupling the memory area to the photoconversion area, and a circuit configured to apply, for each pixel and at least during each integration phase, a bias voltage different from ground to a portion of the substrate having the pixel arranged inside and on top of it.
    Type: Application
    Filed: February 8, 2022
    Publication date: August 25, 2022
    Inventors: Celine Mas, Matteo Maria Vignetti, Francois Agut
  • Patent number: 10862395
    Abstract: A switched-mode power converter device includes an inductive element coupling a first node receiving an input voltage to a second node. A first transistor couples the second node to a third node generating an output voltage. A control circuit includes a first switch coupling the third node to a control terminal of the first transistor.
    Type: Grant
    Filed: June 11, 2019
    Date of Patent: December 8, 2020
    Assignee: STMicroelectronics SA
    Inventors: Francois Agut, Severin Trochut
  • Publication number: 20200112345
    Abstract: A reader is adapted to wirelessly exchanging information with a wireless apparatus. The reader includes a signal generator configured to generate a modulation signal. An emitter/receptor stage is configured to be driven by the modulation signal. A switched-mode power supply is configured to power the emitter/receptor stage. The switched-mode power supply includes a power switch controlled in function of the modulation signal.
    Type: Application
    Filed: September 30, 2019
    Publication date: April 9, 2020
    Inventors: Francois Agut, Severin Trochut, Vinko Kunc
  • Publication number: 20190386567
    Abstract: A switched-mode power converter device includes an inductive element coupling a first node receiving an input voltage to a second node. A first transistor couples the second node to a third node generating an output voltage. A control circuit includes a first switch coupling the third node to a control terminal of the first transistor.
    Type: Application
    Filed: June 11, 2019
    Publication date: December 19, 2019
    Applicant: STMicroelectronics SA
    Inventors: Francois AGUT, Severin TROCHUT
  • Publication number: 20140091846
    Abstract: A comparator circuit includes an input differential amplifier circuit generating an output signal and an inverting output circuit generating a complemented output signal. The differential amplifier circuit is formed of a differential pair of input transistors and a pair of diode connected load transistors. The comparator circuit is integrated in a silicon on insulator type structure. A hysteresis-creating circuit is formed by coupling one or more of the output signal and complemented output signal to a substrate region (in the silicon on insulator type structure) associated with one or more of the differential pair of input transistors and pair of diode connected load transistors. The differential amplifier circuit may further include auxiliary transistors coupled to the diode connected load transistors and the hysteresis-creating circuit may further couple one or more of the output signal and complemented output signal to the substrate region associated with the auxiliary transistor.
    Type: Application
    Filed: September 30, 2013
    Publication date: April 3, 2014
    Applicant: STMICROELECTRONICS SA
    Inventor: Francois Agut
  • Patent number: 8476941
    Abstract: A buffer circuit including an input terminal capable of receiving an input signal and an output terminal capable of being connected to a capacitive load, including an output circuit a series connection, between two terminals of application of a power supply voltage, of a first MOS transistor, a first and a second resistor of adjustable values, and a second MOS transistor, and means for controlling said first and second transistors receiving the input signal The buffer circuit further includes means for comparing the voltage on the output terminal of the circuit with at least one threshold voltage, the comparison means being connected to said control means.
    Type: Grant
    Filed: April 20, 2011
    Date of Patent: July 2, 2013
    Assignee: STMicroelectronics SA
    Inventor: François Agut
  • Publication number: 20110260756
    Abstract: A buffer circuit including an input terminal capable of receiving an input signal and an output terminal capable of being connected to a capacitive load, including an output circuit a series connection, between two terminals of application of a power supply voltage, of a first MOS transistor, a first and a second resistor of adjustable values, and a second MOS transistor, and means for controlling said first and second transistors receiving the input signal The buffer circuit further includes means for comparing the voltage on the output terminal of the circuit with at least one threshold voltage, the comparison means being connected to said control means.
    Type: Application
    Filed: April 20, 2011
    Publication date: October 27, 2011
    Applicant: STMicroelectronis SA
    Inventor: François Agut