Patents by Inventor Francis E. Froebel

Francis E. Froebel has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5585600
    Abstract: The present invention provides a method for forming an improved lead-on chip semiconductor module and an improved module of this type. In a lead-on chip semiconductor device, a semiconductor chip which has a major surface having input and output bonding pads thereon, is secured to a lead frame having a plurality of leads adjacent the bonding pads by means of bonding wires connecting a respective one of the leads to a pad on the chip. A coating of dielectric material having a Young's modulus in the range of about 10 psi to about 500 psi is disposed around the entire length of each of the wires and over the pads and over the portion of the respective leads to which the wires are connected to act as a stress buffer. This material preferably has a T.sub.g of at least as low as -40.degree. C. Also preferably this package is encapsulated with conventional encapsulant.
    Type: Grant
    Filed: September 2, 1993
    Date of Patent: December 17, 1996
    Assignee: International Business Machines Corporation
    Inventors: Francis E. Froebel, David L. Gardell, Gary H. Irish, Mohammed S. Shaikh
  • Patent number: 5576246
    Abstract: A lead on chip (LOC) semiconductor leadframe package provides notched lead-fingers to eliminate mechanical shear-stress at the peripheral edge of a semiconductor chip. Opposite rows of substantially flat cantilevered lead-fingers are attached by double-sided adhesive tape in thermal contact with the active face of a chip. The lead-fingers are routed in personalized paths over the face of the chip to cover a large surface area to aid heat dissipation. All wirebond connections between the lead-fingers and the chip are made at a centerline connection strip running down the center of the chip. Each of the cantilevered lead-fingers has a notched portion positioned directly over the vulnerable peripheral chip edge to reduce thermal, mechanical shear-stress. Additionally, since corrosion typically follows a lead path, the notch provides increasing path length to prevent corrosive ingress over the chip face.
    Type: Grant
    Filed: June 2, 1995
    Date of Patent: November 19, 1996
    Assignees: International Business Machines, Corporation, Siemens Aktiengesellschaft
    Inventors: Harold W. Conru, Francis E. Froebel, Albert J. Gregoritsch, Jr., Sheldon C. Rieley, Stephen G. Starr, Ronald R. Uttecht, Eric J. White, Jens G. Pohl
  • Patent number: 5545921
    Abstract: A lead on chip (LOC) semiconductor leadframe package provides notched lead-fingers to eliminate mechanical shear-stress at the peripheral edge of a semiconductor chip. Opposite rows of substantially flat cantilevered lead-fingers are attached by double-sided adhesive tape in thermal contact with the active face of a chip. The lead-fingers are routed in personalized paths over the face of the chip to cover a large surface area to aid heat dissipation. All wirebond connections between the lead-fingers and the chip are made at a centerline connection strip running down the center of the chip. Each of the cantilevered lead-fingers has a notched portion positioned directly over the vulnerable peripheral chip edge to reduce thermal, mechanical shear-stress. Additionally, since corrosion typically follows a lead path, the notch provides an increasing path length to prevent corrosive ingress over the chip face.
    Type: Grant
    Filed: November 4, 1994
    Date of Patent: August 13, 1996
    Assignees: International Business Machines, Corporation, Siemens Aktiengesellschaft
    Inventors: Harold W. Conru, Francis E. Froebel, Albert J. Gregoritsch, Jr., Sheldon C. Rieley, Stephen G. Starr, Ronald R. Uttecht, Eric J. White, Jens G. Pohl