Patents by Inventor Frank Baiocchi

Frank Baiocchi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7291849
    Abstract: A calibration standard includes a silicon substrate having a plurality of defined regions and a plurality of calibration marks placed on respective defined regions of the silicon substrate. Each calibration mark comprises a different calibration dimension indicator and a corresponding dimension identifier. A method for calibrating a transmission electron microscope using the standard comprises positioning the calibration standard in a viewing area of the transmission electron microscope and sequentially viewing the marks and adjusting the calibration of the microscope for each mark viewed.
    Type: Grant
    Filed: September 28, 2005
    Date of Patent: November 6, 2007
    Assignee: Agere Systems Inc.
    Inventors: Frank A. Baiocchi, John Michael DeLucca, James Thomas Cargo
  • Publication number: 20070007593
    Abstract: An MOS device is formed including a semiconductor layer of a first conductivity type, a first source/drain region of a second conductivity type formed in the semiconductor layer, and a second source/drain region of the second conductivity type formed in the semiconductor layer and spaced apart from the first source/drain region. A gate is formed proximate an upper surface of the semiconductor layer and at least partially between the first and second source/drain regions. The MOS device further includes at least one contact, the at least one contact including a silicide layer formed on and in electrical connection with at least a portion of the first source/drain region, the silicide layer extending laterally away from the gate. The contact further includes at least one insulating layer formed directly on the silicide layer.
    Type: Application
    Filed: September 15, 2006
    Publication date: January 11, 2007
    Applicant: CICLON SEMICONDUCTOR DEVICE CORP.
    Inventors: Frank Baiocchi, Bailey Jones, Muhammed Shibib, Shuming Xu
  • Patent number: 7126193
    Abstract: An MOS device is formed including a semiconductor layer of a first conductivity type, a first source/drain region of a second conductivity type formed in the semiconductor layer, and a second source/drain region of the second conductivity type formed in the semiconductor layer and spaced apart from the first source/drain region. A gate is formed proximate an upper surface of the semiconductor layer and at least partially between the first and second source/drain regions. The MOS device further includes at least one contact, the at least one contact including a silicide layer formed on and in electrical connection with at least a portion of the first source/drain region, the silicide layer extending laterally away from the gate. The contact further includes at least one insulating layer formed directly on the silicide layer.
    Type: Grant
    Filed: September 29, 2003
    Date of Patent: October 24, 2006
    Assignee: Ciclon Semiconductor Device Corp.
    Inventors: Frank A. Baiocchi, Bailey R. Jones, Muhammed Ayman Shibib, Shuming Xu
  • Patent number: 7041561
    Abstract: A technique for forming a semiconductor structure in a semiconductor wafer includes the steps of forming an epitaxial layer on a least a portion of a semiconductor substrate of a first conductivity type and forming at least one trench in an upper surface of the semiconductor wafer and partially into the epitaxial layer. The method further includes the step of forming at least one diffusion region between a bottom wall of the trench and the substrate, the diffusion region providing an electrical path between the bottom wall of the trench and the substrate. One or more sidewalls of the trench are doped with a first impurity of a known concentration level so as to form an electrical path between an upper surface of the epitaxial layer and the at least one diffusion region. The trench is then filled with a filler material.
    Type: Grant
    Filed: March 31, 2004
    Date of Patent: May 9, 2006
    Assignee: Agere Systems Inc.
    Inventors: Frank A. Baiocchi, Bailey R. Jones, Muhammed Ayman Shibib, Shuming Xu
  • Patent number: 6987052
    Abstract: A method of forming a semiconductor structure in a semiconductor wafer includes the steps of forming an epitaxial layer on at least a portion of a semiconductor substrate of a first conductivity type and forming at least one trench through the epitaxial layer to at least partially expose the substrate. The method further includes doping at least one or more sidewalls of the at least one trench with an impurity of a known concentration level. The at least one trench is then substantially filled with a filler material. In this manner, a low-resistance electrical path is formed between an upper surface of the epitaxial layer and the substrate.
    Type: Grant
    Filed: October 30, 2003
    Date of Patent: January 17, 2006
    Assignee: Agere Systems Inc.
    Inventors: Frank A. Baiocchi, John Charles Desko, Bailey R. Jones, Sean Lian
  • Publication number: 20050221563
    Abstract: A technique for forming a semiconductor structure in a semiconductor wafer includes the steps of forming an epitaxial layer on a least a portion of a semiconductor substrate of a first conductivity type and forming at least one trench in an upper surface of the semiconductor wafer and partially into the epitaxial layer. The method further includes the step of forming at least one diffusion region between a bottom wall of the trench and the substrate, the diffusion region providing an electrical path between the bottom wall of the trench and the substrate. One or more sidewalls of the trench are doped with a first impurity of a known concentration level so as to form an electrical path between an upper surface of the epitaxial layer and the at least one diffusion region. The trench is then filled with a filler material.
    Type: Application
    Filed: March 31, 2004
    Publication date: October 6, 2005
    Inventors: Frank Baiocchi, Bailey Jones, Muhammed Shibib, Shuming Xu
  • Publication number: 20050093097
    Abstract: A method of forming a semiconductor structure in a semiconductor wafer includes the steps of forming an epitaxial layer on at least a portion of a semiconductor substrate of a first conductivity type and forming at least one trench through the epitaxial layer to at least partially expose the substrate. The method further includes doping at least one or more sidewalls of the at least one trench with an impurity of a known concentration level. The at least one trench is then substantially filled with a filler material. In this manner, a low-resistance electrical path is formed between an upper surface of the epitaxial layer and the substrate.
    Type: Application
    Filed: October 30, 2003
    Publication date: May 5, 2005
    Inventors: Frank Baiocchi, John Desko, Bailey Jones, Sean Lian
  • Publication number: 20050077552
    Abstract: An MOS device is formed including a semiconductor layer of a first conductivity type, a first source/drain region of a second conductivity type formed in the semiconductor layer, and a second source/drain region of the second conductivity type formed in the semiconductor layer and spaced apart from the first source/drain region. A gate is formed proximate an upper surface of the semiconductor layer and at least partially between the first and second source/drain regions. The MOS device further includes at least one contact, the at least one contact including a silicide layer formed on and in electrical connection with at least a portion of the first source/drain region, the silicide layer extending laterally away from the gate. The contact further includes at least one insulating layer formed directly on the silicide layer.
    Type: Application
    Filed: September 29, 2003
    Publication date: April 14, 2005
    Inventors: Frank Baiocchi, Bailey Jones, Muhammed Shibib, Shuming Xu