Patents by Inventor Frederick A. Scholl

Frederick A. Scholl has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7962302
    Abstract: Techniques for estimating a quality of one or more wafers are presented. One or more first wafers comprising one or more first dies are tested. A probability of wafer failure is determined in accordance with one or more first test measurements of the one or more first dies. A pass status and/or a fail status of one or more second wafers is inferred by testing a select one or more second dies of the one or more second wafers and evaluating one or more second test measurements of the select one or more second dies in accordance with the determined probability of wafer failure.
    Type: Grant
    Filed: December 8, 2008
    Date of Patent: June 14, 2011
    Assignee: International Business Machines Corporation
    Inventors: Robert Jeffrey Baseman, Susan G. Conti, William A. Muth, Michal Rosen-Zvi, Frederick A. Scholl
  • Publication number: 20100145646
    Abstract: Techniques for estimating a quality of one or more wafers are presented. One or more first wafers comprising one or more first dies are tested. A probability of wafer failure is determined in accordance with one or more first test measurements of the one or more first dies. A pass status and/or a fail status of one or more second wafers is inferred by testing a select one or more second dies of the one or more second wafers and evaluating one or more second test measurements of the select one or more second dies in accordance with the determined probability of wafer failure.
    Type: Application
    Filed: December 8, 2008
    Publication date: June 10, 2010
    Inventors: Robert Jeffrey Baseman, Susan G. Conti, William A. Muth, Michal Rosen-Zvi, Frederick A. Scholl
  • Patent number: 6150707
    Abstract: The present invention provides a method for fabricating a capacitor within a semiconductor device comprising the steps of forming openings in an oxide dielectric to reach a lower conductor layer which will serve as a lower conductor plate of the capacitor; depositing capacitor electrode material, such as tungsten to fill the openings to form a capacitor electrode and planarizing the filled openings using chemical/mechanical polish; depositing a selected oxide capacitor dielectric over the capacitor electrodes and patterning the capacitor dielectric with photoresist to leave dielectric covering the area of the capacitor electrodes; stripping away the photoresist; adding an upper conductor layer on top of the capacitor dielectric to serve as the top plate of the capacitor. The above steps may be repeated to form multiple layers of capacitors within the semiconductor device.
    Type: Grant
    Filed: January 7, 1999
    Date of Patent: November 21, 2000
    Assignee: International Business Machines Corporation
    Inventors: Robert K. Cook, Craig R. Gruszecki, Mark A. Passaro, Frederick A. Scholl
  • Patent number: 6001702
    Abstract: The present invention provides a method for fabricating a capacitor within a semiconductor device comprising the steps of forming openings in an oxide dielectric to reach a lower conductor layer which will serve as a lower conductor plate of the capacitor; depositing capacitor electrode material, such as tungsten to fill the openings to form a capacitor electrode and planarizing the filled openings using chemical/mechanical polish; depositing a selected oxide capacitor dielectric over the capacitor electrodes and patterning the capacitor dielectric with photoresist to leave dielectric covering the area of the capacitor electrodes; stripping away the photoresist; adding an upper conductor layer on top of the capacitor dielectric to serve as the top plate of the capacitor. The above steps may be repeated to form multiple layers of capacitors within the semiconductor device.
    Type: Grant
    Filed: January 28, 1998
    Date of Patent: December 14, 1999
    Assignee: International Business Machines Corporation
    Inventors: Robert K. Cook, Craig R. Gruszecki, Mark A. Passaro, Frederick A. Scholl
  • Patent number: 4544938
    Abstract: A heterojunction photodiode with improved wavelength-selectivity and risetime. The problem of short-wavelength diffusion-tail response is avoided by interposing between the window and active layers a barrier layer of higher bandgap than that of the window layer, which prevents high-energy photocarriers generated in the window layer from diffusing to the PN junction. In one embodiment, n-type substrate, active, barrier, and window layers are initially grown, and the window layer is coated with an opaque oxide. A window is opened in the oxide layer, and a p-type dopant is diffused heavily through the opening, through the window layer, and partly into the barrier layer. A PN junction is thus formed in the barrier layer, its depletion region extending through the remaining n-type region of the barrier layer and into the active layer, where photocarriers are generated by photons passing through the window-opening.
    Type: Grant
    Filed: November 18, 1982
    Date of Patent: October 1, 1985
    Assignee: Codenoll Technology Corporation
    Inventor: Frederick Scholl