Patents by Inventor Fritz Mistlberger

Fritz Mistlberger has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6661590
    Abstract: A method and apparatus for running an analog portion (162) of a read/write channel (108) from a highly regulated power supply (260). The apparatus includes an analog portion (162), a clock synthesizer (154), and a highly regulated power supply (260) connected to the analog portion (162) and the clock synthesizer (154). The analog portion (162) and the clock synthesizer (154) both comprise high voltage transistors which operate in a first voltage range and low voltage transistors which operate in a second voltage range, wherein the first voltage range is within the second voltage range. The highly regulated power supply (260) supplies power that is within the first voltage range to the analog portion (162) and the clock synthesizer (154). The method includes generating power that is within the first voltage range using the highly regulated power supply (260), and supplying the power to the analog portion (162) and the clock synthesizer (154).
    Type: Grant
    Filed: May 25, 2001
    Date of Patent: December 9, 2003
    Assignee: Infineon Technologies AG
    Inventors: Sasan Cyrusian, Stephen J. Franck, Sriharsha Annadore, Elmar Bach, Siegfried Hart, Thomas Blon, William G. Bliss, James Wilson Rae, Michael Ruegg, Ulrich Huewels, Fritz Mistlberger
  • Patent number: 6594094
    Abstract: An improved sampled amplitude read/write channel is provided. The system is an integrated Generalized Partial Response Maximum Likelihood (GPRML) read channel incorporating Read, Write, and Servo modes of operation. One implementation includes a 32/34 rate parity code and matched Viterbi detector, a 32 state Viterbi detector optimal parity processor, robust frame synchronization, self-adaptive equalization, thermal asperity detection and compensation, adaptive magneto-resistive asymmetry compensation, low latency interpolated timing recovery and programmable write precompensation.
    Type: Grant
    Filed: December 18, 2001
    Date of Patent: July 15, 2003
    Assignee: Infineon Technologies North America Corp.
    Inventors: James W. Rae, William Bliss, Jonathan Ashley, Razmik Karabed, Stephen J. Franck, Fritz Mistlberger, Matthias Driller, Heinrich Stockmanns, Dominik Margraf
  • Publication number: 20020176186
    Abstract: A method and apparatus for running an analog portion (162) of a read/write channel (108) from a highly regulated power supply (260). The apparatus includes an analog portion (162), a clock synthesizer (154), and a highly regulated power supply (260) connected to the analog portion (162) and the clock synthesizer (154). The analog portion (162) and the clock synthesizer (154) both comprise high voltage transistors which operate in a first voltage range and low voltage transistors which operate in a second voltage range, wherein the first voltage range is within the second voltage range. The highly regulated power supply (260) supplies power that is within the first voltage range to the analog portion (162) and the clock synthesizer (154). The method includes generating power that is within the first voltage range using the highly regulated power supply (260), and supplying the power to the analog portion (162) and the clock synthesizer (154).
    Type: Application
    Filed: May 25, 2001
    Publication date: November 28, 2002
    Inventors: Sasan Cyrusian, Stephen J. Franck, Sriharsha Annadore, Elmar Bach, Siegfried Hart, Thomas Blon, William G. Bliss, James Wilson Rae, Michael Ruegg, Ulrich Huewels, Fritz Mistlberger
  • Publication number: 20020154430
    Abstract: An improved sampled amplitude read/write channel is provided. The system is an integrated Generalized Partial Response Maximum Likelihood (GPRML) read channel incorporating Read, Write, and Servo modes of operation. One implementation includes a 32/34 rate parity code and matched Viterbi detector, a 32 state Viterbi detector optimal parity processor, robust frame synchronization, self-adapive equalization, thermal asperity detection and compensation, adaptive magneto-resistive asymmetry compensation, low latency interpolated timing recovery and programmable write precompensation.
    Type: Application
    Filed: December 18, 2001
    Publication date: October 24, 2002
    Inventors: James W. Rae, William Bliss, Jonathan Ashley, Razmik Karabed, Stephen J. Franck, Fritz Mistlberger, Matthias Driller, Heinrich Stockmanns, Dominik Margraf
  • Patent number: 5337009
    Abstract: An error amplifier includes a differential amplifier stage having two inputs and one output. An MOS transistor has a gate terminal connected to the output of the differential amplifier stage, a source terminal connected to a first supply potential and a drain terminal forming an output of the error amplifier. A diode is connected in the conducting direction between the drain terminal of the MOS transistor and a second supply potential.
    Type: Grant
    Filed: April 12, 1993
    Date of Patent: August 9, 1994
    Assignee: Siemens Aktiengesellschaft
    Inventors: Rudolf Koch, Fritz Mistlberger
  • Patent number: 5210506
    Abstract: An output buffer amplifier includes one end stage for small output capacities and one end stage for large output capacities. The end stages have outputs being connected to one another. A control stage is connected upstream of the end stage for small output capacities. The control stage has one input being triggered by a signal proportional to an input signal of the end stage for large output capacities and another input being triggered by a signal proportional to an output signal of the end stage for small output capacities.
    Type: Grant
    Filed: April 15, 1992
    Date of Patent: May 11, 1993
    Assignee: Siemens Aktiengesellschaft
    Inventors: Rudolf Koch, Fritz Mistlberger