Patents by Inventor Fu-Chou Hsu

Fu-Chou Hsu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11984516
    Abstract: A sensor package structure includes a substrate, a sensor chip and a ring-shaped solder mask frame those are disposed on the substrate, a ring-shaped support disposed on a top side of the annular solder mask frame, and a light permeable member that is disposed on the ring-shaped support. The sensor chip is electrically coupled to the substrate. A top surface of the sensor chip has a sensing region, and the sensing region is spaced apart from an outer lateral side of the sensor chip by a distance less than 300 ?m. The ring-shaped solder mask frame surrounds and contacts the outer lateral side of the sensor chip. The light permeable member, the ring-shaped support, and the sensor chip jointly define an enclosed space.
    Type: Grant
    Filed: February 16, 2023
    Date of Patent: May 14, 2024
    Assignee: TONG HSING ELECTRONIC INDUSTRIES, LTD.
    Inventors: Fu-Chou Liu, Jui-Hung Hsu, Yu-Chiang Peng, Chien-Chen Lee, Ya-Han Chang, Li-Chun Hung
  • Patent number: 11967652
    Abstract: A sensor package structure includes a substrate, a sensor chip and a ring-shaped solder mask frame those are disposed on the substrate, a ring-shaped support disposed on a top side of the annular solder mask frame, and a light permeable member that is disposed on the ring-shaped support. The sensor chip is electrically coupled to the substrate. A top surface of the sensor chip has a sensing region, and the sensing region is spaced apart from an outer lateral side of the sensor chip by a distance less than 300 ?m. The ring-shaped solder mask frame surrounds and contacts the outer lateral side of the sensor chip. The light permeable member, the ring-shaped support, and the sensor chip jointly define an enclosed space.
    Type: Grant
    Filed: February 16, 2023
    Date of Patent: April 23, 2024
    Assignee: TONG HSING ELECTRONIC INDUSTRIES, LTD.
    Inventors: Fu-Chou Liu, Jui-Hung Hsu, Yu-Chiang Peng, Chien-Chen Lee, Ya-Han Chang, Li-Chun Hung
  • Patent number: 9558086
    Abstract: A System on Chip (SOC) is disclosed. The SOC comprises a first UART controller, a second UART controller, a debug controller, a processor, a UART port, a first multiplexer and a second multiplexer. The first UART controller and the second UART controller have different baud rates. The UART port has a R×D pin coupled to a R×D pin of the second UART controller. The debug controller generates a control signal with a first state and checks whether a received data from the UART controller is equal to a keyword after power-up or a hardware reset. When the received data from the second UART controller is equal to the keyword, the debug controller generates the control signal with the second state, and starts parsing and executing at least one debug command from the second UART controller.
    Type: Grant
    Filed: June 2, 2015
    Date of Patent: January 31, 2017
    Assignee: ASPEED TECHNOLOGY INC.
    Inventors: Hung-Ju Huang, Fu-Chou Hsu, Chung-Yen Lu
  • Publication number: 20160357651
    Abstract: A System on Chip (SOC) is disclosed. The SOC comprises a first UART controller, a second UART controller, a debug controller, a processor, a UART port, a first multiplexer and a second multiplexer. The first UART controller and the second UART controller have different baud rates. The UART port has a R×D pin coupled to a R×D pin of the second UART controller. The debug controller generates a control signal with a first state and checks whether a received data from the UART controller is equal to a keyword after power-up or a hardware reset. When the received data from the second UART controller is equal to the keyword, the debug controller generates the control signal with the second state, and starts parsing and executing at least one debug command from the second UART controller.
    Type: Application
    Filed: June 2, 2015
    Publication date: December 8, 2016
    Inventors: HUNG-JU HUANG, FU-CHOU HSU, Chung-Yen LU
  • Publication number: 20140344431
    Abstract: A baseboard management system suitable for use in a high density server system is provided. The baseboard management system comprises: a plurality of baseboard management controller (BMC) node respectively located on the servers; and, a main BMC coupled to a network and to the BMC nodes through a communication link for executing a management software; wherein each BMC node is connected with a corresponding host processor and with server board peripherals individually on a corresponding server; and wherein the main BMC in cooperation with the BMC nodes is used to manage the servers remotely.
    Type: Application
    Filed: May 16, 2013
    Publication date: November 20, 2014
    Applicant: ASPEED Technology Inc.
    Inventors: FU-CHOU HSU, HUNG-JU HUANG, Chung-Yen LU
  • Publication number: 20140258699
    Abstract: An auto firmware update device and method for fault-tolerance is provided. According to an embodiment of the invention, the auto firmware update device includes a serial port, a processor, a timer, a memory and a control unit. The serial port is used for coupling to an external device and updating firmware. The processor fetches instructions to boot. The timer is configured to start counting when the processor boots or restart each time, wherein the timer generates an alarm signal if the timer expires before the processor successfully boots. The memory stores a copy of firmware for booting. The control unit receives the alarm signal to stop the processor, downloads another copy of firmware for booting through the serial port to write to the memory, and restarts the processor.
    Type: Application
    Filed: March 7, 2013
    Publication date: September 11, 2014
    Applicant: ASPEED TECHNOLOGY INC.
    Inventors: Fu-Chou HSU, Hung-Ju HUANG, Chung-Yen LU
  • Patent number: 8698531
    Abstract: An integrated circuit with automatic configuration is disclosed. The integrated circuit comprises a plurality of controllers and a clock detection device. The controllers share a plurality of common pins. The clock detection device coupled to a specified common pin for performing clock detection operations on an external clock signal through the specified common pin according to a plurality of predetermined thresholds and generating a plurality of control signals to the controllers so that only one controller is enabled and performs signal transmission through the common pins.
    Type: Grant
    Filed: February 5, 2013
    Date of Patent: April 15, 2014
    Assignee: Aspeed Technology, Inc.
    Inventors: Fu-Chou Hsu, Hung-Ju Huang, Chung-Yen Lu
  • Patent number: 8422573
    Abstract: The invention discloses a transmitting apparatus. The transmitting apparatus uses the same transmission medium to transmit two signals that are within different frequency ranges at the same time. The transmitting apparatus increases the transmitting paths of the transmission medium so as to enhance the use of the transmission medium and save the production costs.
    Type: Grant
    Filed: July 16, 2009
    Date of Patent: April 16, 2013
    Assignee: ASPEED Technology Inc.
    Inventors: Hung-Ming Lin, Hung-Ju Huang, Fu-Chou Hsu
  • Publication number: 20110013705
    Abstract: The invention discloses a transmitting apparatus. The transmitting apparatus uses the same transmission medium to transmit two signals that are within different frequency ranges at the same time. The transmitting apparatus increases the transmitting paths of the transmission medium so as to enhance the use of the transmission medium and save the production costs.
    Type: Application
    Filed: July 16, 2009
    Publication date: January 20, 2011
    Inventors: Hung-Ming Lin, Hung-Ju Huang, Fu-Chou Hsu
  • Publication number: 20060053212
    Abstract: A computer network architecture for providing display data at a remote monitor is disclosed. The computer network architecture comprises a local computer, a local user interface controller, a remote user interface controller, and a remote monitor. The local user interface controller electrically connected to the local computer comprises a video compressor, a display timing capture controller, a DDC interface, and a network controller. The remote user interface controller be capable of communicating with the local user interface controller through a network comprises a network controller, a video decompressor, a display timing generator, and a DDC interface. The monitor electrically to the remote user interface controller is used for receiving the decompressed video signals, output signals generated by the display timing generator, and the data structure and displaying the decompressed video signals on the monitor.
    Type: Application
    Filed: October 28, 2005
    Publication date: March 9, 2006
    Inventors: Hung-Ming Lin, Hung-Ju Huang, Fu-Chou Hsu
  • Patent number: 6845414
    Abstract: An apparatus and method for controlling an asynchronous First-In-First-Out (FIFO) memory. The asynchronous FIFO has separate, free running read and write clocks. A number of n-bit circular Gray code counters are used to handshake the operation between read and write parts of the FIFO, wherein n is any integer more than one. Additional binary counters are used to accumulate the read and write overflows for the circular Gray code counters. When any circular Gray code counter is overflow, the read or write count is transferred to the respective binary counter for recording the FIFO accesses.
    Type: Grant
    Filed: March 15, 2002
    Date of Patent: January 18, 2005
    Assignee: Silicon Integrated Systems Corp.
    Inventors: Fu-Chou Hsu, Kuo-Wei Yeh
  • Publication number: 20030177295
    Abstract: An apparatus and method for controlling an asynchronous First-In-First-Out (FIFO) memory. The asynchronous FIFO has separate, free running read and write clocks. A number of n-bit circular Gray code counters are used to handshake the operation between read and write parts of the FIFO, wherein n is any integer more than one. Additional binary counters are used to accumulate the read and write overflows for the circular Gray code counters. When any circular Gray code counter is overflow, the read or write count is transferred to the respective binary counter for recording the FIFO accesses.
    Type: Application
    Filed: March 15, 2002
    Publication date: September 18, 2003
    Inventors: Fu-Chou Hsu, Kuo-Wei Yeh