Patents by Inventor Fu-Hsuan Chu

Fu-Hsuan Chu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240162088
    Abstract: An integrated circuit device includes an interconnect layer, a memory structure, a third conductive feature, and a fourth conductive feature. The interconnect layer includes a first conductive feature and a second conductive feature. The memory structure is over and in contact with the first conductive feature. The memory structure includes at least a resistance switching element over the first conductive feature. The third conductive feature, including a first conductive line, is over and in contact with the second conductive feature. The fourth conductive feature is over and in contact with the memory structure. The fourth conductive feature includes a second conductive line, a top surface of the first conductive line is substantially level with a top surface of the second conductive line, and a bottom surface of the first conductive line is lower than a bottommost portion of a bottom surface of the second conductive line.
    Type: Application
    Filed: January 25, 2024
    Publication date: May 16, 2024
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Hsia-Wei CHEN, Fu-Ting SUNG, Yu-Wen LIAO, Wen-Ting CHU, Fa-Shen JIANG, Tzu-Hsuan YEH
  • Patent number: 9978795
    Abstract: A semiconductor structure includes a substrate, a plurality of image sensing devices formed in the substrate, at least a passivation layer formed on the substrate, a plurality of first metal patterns formed on the passivation layer, a plurality of gaps formed between the first metal patterns, an insulating layer lining the gaps, and a plurality of light-guiding structures respectively formed in the gaps. The light-guiding structures respectively include an anchor portion and a body portion, and bottom surfaces of the anchor portions being lower than top surfaces of the first metal patterns.
    Type: Grant
    Filed: January 8, 2017
    Date of Patent: May 22, 2018
    Assignee: UNITED MICROELECTRONICS CORP.
    Inventors: Jy-Hwang Lin, Wen-Chieh Wang, Tien-Shang Kuo, Fu-Hsuan Chu, Hua-Wei Peng