Patents by Inventor Fu L. Au

Fu L. Au has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5546347
    Abstract: A plurality of parallel single port memory arrays are coupled between a corresponding plurality of input FIFO sets and a corresponding plurality of output FIFO sets to create a high-speed FIFO memory device. The input FIFO sets, which provide data values to their corresponding single port memory arrays, are responsive to a write clock signal. The output FIFO sets, which receive data values from their corresponding single port memory arrays, are responsive to a read clock signal. The order of read and write operations within each single port memory array is controlled by a corresponding state machine which is coupled to either the write clock signal or the read clock signal. Each of the parallel single port memory arrays operates independently. The input FIFO sets de-interleave an input data stream into a plurality of intermediate data streams. Each intermediate data stream is routed through a single port memory array to an output FIFO set.
    Type: Grant
    Filed: July 22, 1994
    Date of Patent: August 13, 1996
    Assignee: Integrated Device Technology, Inc.
    Inventors: Ray-Jane Ko, Fu L. Au, Joseph P. Chiang
  • Patent number: 5471583
    Abstract: To support increased speed of the FIFO, a flag logic circuit is incorporated within the FIFO which asserts the full flag and the empty flag with minimal delay. The flag logic circuit is faster since delays due to comparison logic are eliminated by generating an internal full or empty signal before the FIFO actually becomes full or empty.
    Type: Grant
    Filed: March 31, 1995
    Date of Patent: November 28, 1995
    Assignee: Integrated Device Technology, Inc.
    Inventors: Fu L. Au, Einat Yogev
  • Patent number: 5325487
    Abstract: A FIFO buffer includes a shadow register connected at the sense amplifier output of a dual port memory. The shadow register allows data to be read from the FIFO at an increased speed since the memory delay path is eliminated by preloading data into the shadow register.To support increased speed of the FIFO, a flag logic circuit is incorporated within the FIFO which asserts the full flag and the empty flag with minimal delay. The flag logic circuit is faster since delays due to comparison logic are eliminated.
    Type: Grant
    Filed: August 14, 1990
    Date of Patent: June 28, 1994
    Assignee: Integrated Device Technology, Inc.
    Inventors: Fu L. Au, Einat Yogev