Patents by Inventor Gareth Nicholls

Gareth Nicholls has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20070242741
    Abstract: Disclosed are a receiver circuit, method and design architecture of a decision feedback equalizer (DFE) Clock-And-Data Recovery (CDR) architecture that utilizes/produces one sample-per-bit in the receiver and reduces bit-error-rate (BER). An integrating receiver is combined with a decision feedback equalizer along with the appropriate (CDR) loop phase detector to maintain a single sample per bit requirement. The incoming voltage is converted to a current and connected to a current summing node. Weighted currents determined by the values of previously detected bits and their respective feedback coefficients are also connected to this node. Additionally, the summed currents is integrated and converted to a voltage. A sampler is utilized to make a bit decision based on the resulting voltage. After sampling, the integrator is reset before analysis of the next bit. The necessary amplification is achieved by maximizing the sensitivity of the latch, using integration in front of the data latch.
    Type: Application
    Filed: April 18, 2006
    Publication date: October 18, 2007
    Inventors: Juan Carballo, Hayden Cranford, Gareth Nicholls, Vernon Norman, Martin Schmatz
  • Publication number: 20070194848
    Abstract: A method of varying the gain of an amplifier and an amplifier array are provided. The amplifier array includes two or more amplifier stages (201, 202) connected in parallel with each amplifier stage having a gain control means. Input signal means (203, 204) are provided for each amplifier stage with the input signals of the amplifier stages being of different amplitude. Means for enabling and disabling an amplifier stage (216) are provided and means for summing the outputs of the enabled amplifier stages obtain an output signal (212).
    Type: Application
    Filed: April 13, 2007
    Publication date: August 23, 2007
    Inventors: Thomas Bardsley, Matthew Cordrey-Gale, James Mason, Philip Murfet, Gareth Nicholls
  • Publication number: 20060209944
    Abstract: A method, circuit and system for altering the power consumption in communication links. A type of noise and an amount of jitter in a signal transmitted across a communication link is measured. Upon determining the contribution of the measured noise to the measured jitter in the signal, the measured noise is classified based on such contribution and the intensity of the measured jitter. The power consumption in a component(s) of the communication link may be adjusted based on the classification of the measured noise. For example, if the measured noise is classified as being a low amount of noise, then the power consumption of the component(s) may be reduced such as by lowering the voltage of the power supply and/or reducing the complexity of the circuitry. By reducing the power consumption when the communication link is not subject to the worst-case condition, a savings in power consumption may be made.
    Type: Application
    Filed: March 15, 2005
    Publication date: September 21, 2006
    Inventors: Juan Carballo, Hayden Cranford, Gareth Nicholls, Vernon Norman, Brian Schuh
  • Publication number: 20060045224
    Abstract: Methods and arrangements to determine phase adjustments for a sampling clock of a clock and data recovery (CDR) loop based upon subsets of data samples, or values, derived from an incoming data signal are disclosed. In particular, embodiments extend the CDR loop by slowing the clock rate with respect to the sampling clock. For instance, the slower clock rate may be implemented by dividing the frequency of the sampling clock by a number such as 128, slowing a sampling clock frequency designed to handle multiple gigabits per second (Gbps) to a frequency of less than one kilohertz (Khz). In addition to the reduced power consumption realized by operating at a lower frequency, the slower clock rate allows components of the CDR loop circuitry to operate a lower operating voltage reducing power consumption by the CDR loop even more.
    Type: Application
    Filed: August 11, 2004
    Publication date: March 2, 2006
    Applicant: International Business Machines Corporation
    Inventors: Hayden Cranford, Gareth Nicholls, Vernon Norman, Martin Schmatz, Karl Selander, Michael Sorna
  • Publication number: 20050258896
    Abstract: A method of varying the gain of an amplifier and an amplifier array are provided. The amplifier array includes two or more amplifier stages (201, 202) connected in parallel with each amplifier stage having a gain control means. Input signal means (203, 204) are provided for each amplifier stage with the input signals of the amplifier stages being of different amplitude. Means for enabling and disabling an amplifier stage (216) are provided and means for summing the outputs of the enabled amplifier stages obtain an output signal (212).
    Type: Application
    Filed: April 1, 2005
    Publication date: November 24, 2005
    Inventors: Thomas Bardsley, Matthew Cordrey-Gale, James Mason, Philip Murfet, Gareth Nicholls
  • Publication number: 20050195863
    Abstract: Aspects of providing automatic adaptation to frequency offsets in high speed serial links are described. First signals for phase adjusts in a receiver link are adjusted by detecting trends in the first signals to generate second signals, the second signals improving a rate of compensation for the frequency offsets by the phase adjusts. An up/down counter is included for counting signals for phase adjustments by a clock-data-recovery loop of a serial receiver. An adder is coupled to the up/down counter and outputs accumulated data indicative of a trend in the phase adjustments. Combinatorial logic coupled to the adder adapts the signals based on the accumulated data.
    Type: Application
    Filed: March 2, 2004
    Publication date: September 8, 2005
    Applicant: International Business Machines Corporation
    Inventors: Hayden Cranford, Gareth Nicholls, Bobak Modaress-Razavi, Vernon Norman, Martin Schmatz
  • Publication number: 20050127978
    Abstract: Described is a system for trimming the value of an electronic component. The system comprises: at least one trimming component, each trimming component having an associated switch for selectively connecting that trimming component to the electronic component in response to a corresponding bit in a control vector. A comparator is included for generating an output bit having a first value if a net value of the electronic component and any connected trimming components differs from a desired value. A controller connected to the switches and the comparator generates the control vector in dependence on the output of comparator, the controller comprising a shift register for sequentially receiving successive output bits from the comparator; wherein the control vector comprises the contents of the shift register and wherein a bit of said first value in control vector effects switching of the corresponding switch.
    Type: Application
    Filed: October 18, 2004
    Publication date: June 16, 2005
    Inventors: Hayden Cranford, Louis Hsu, James Mason, Gareth Nicholls, Philip Murfet, Samuel Ray