Patents by Inventor Gary G. Fang

Gary G. Fang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20120315002
    Abstract: In one aspect, an etalon assembly is provided. The etalon assembly includes an inner housing having a collimating lens and an etalon. The etalon assembly further includes a fiber pigtail assembly optically aligned with respect to the collimating lens and affixed to the inner housing. Additionally, the etalon assembly includes an outer glass housing with an inner cavity, the inner housing being affixed to a first end of the outer glass housing and a glass header containing one or more sealed electrical pins being affixed to a second end of the outer glass housing that is opposite the first end.
    Type: Application
    Filed: June 6, 2012
    Publication date: December 13, 2012
    Inventors: PETER G. WIGLEY, MARK A. SUMMA, ERIC T. GREEN, GARY G. FANG
  • Publication number: 20120314289
    Abstract: In one embodiment, an optical device assembly is provided. The optical device includes a housing with a moisture-resistant sealed cylindrical cavity in which first and second optical surfaces are optically coupled, the first optical surface being disposed on a first optical element that is within a first end of the cylindrical cavity and the second optical surface being disposed on a second optical element that is within a second end of the cylindrical cavity that is opposite the first end.
    Type: Application
    Filed: June 6, 2012
    Publication date: December 13, 2012
    Inventors: Peter G. Wigley, Mark A. Summa, Eric T. Green, Gary G. Fang
  • Patent number: 6380877
    Abstract: Operating range of R-2R ladders for digital to analog converters (DACs) is improved by increasing resistance in series with a termination switch in a termination leg to avoid transistor saturation for increasing DAC resolution, increasing reference voltage range, or other application. The switched R-2R ladder circuit is modified to compensate for increasing resistance to maintain proper resistor matching for generation of the appropriate range of analog output voltages for a digital input signal.
    Type: Grant
    Filed: April 23, 2001
    Date of Patent: April 30, 2002
    Assignee: Maxim Integrated Products, Inc.
    Inventors: David Castaneda, Gary G. Fang, Chowdhury F. Rahim
  • Publication number: 20010033242
    Abstract: Operating range of R-2R ladders for digital to analog converters (DACs) is improved by increasing resistance in series with a termination switch in a termination leg to avoid transistor saturation for increasing DAC resolution, increasing reference voltage range, or other application. The switched R-2R ladder circuit is modified to compensate for increasing resistance to maintain proper resistor matching for generation of the appropriate range of analog output voltages for a digital input signal.
    Type: Application
    Filed: April 23, 2001
    Publication date: October 25, 2001
    Inventors: David Castaneda, Gary G. Fang, Chowdhury F. Rahim
  • Patent number: 6304199
    Abstract: Asynchronous and synchronous deglitch controllers controlling switches of sample and hold circuits for deglitching digital to analog converters. Asynchronous and synchronous deglitch controllers detect transitions in the state of the digital input code to trigger or allow a one shot pulse to cause sample and hold circuits to go into hold mode for the period of the one shot pulse. Secondary glitch cancellation circuitry models the environment of the sample and hold circuit to emulate secondary glitch impulse generation. A differential amplifier substantially cancels secondary glitches related to the parasitic charges generated by the switching of the sample and hold circuit.
    Type: Grant
    Filed: May 5, 1999
    Date of Patent: October 16, 2001
    Assignee: Maxim Integrated Products, Inc.
    Inventors: Gary G. Fang, David Castaneda, Chowdhury F. Rahim
  • Patent number: 6266001
    Abstract: A varying power supply range, that can exceed the breakdown voltage of switches within a DAC, is used to generate positive and negative generated OFF voltages substantially fixed and less than the breakdown voltage to accommodate a wide range of analog reference voltages and power supply voltages. The digital input signal having digital input levels is received by a TTL/CMOS input receiver and level shifted to logic levels having the positive and negative generate voltage levels. A circuit matches switch resistance and forms positive and negative switch ON voltage levels from the voltage levels of the input positive and negative analog reference levels. Switch drivers properly drive control terminals of the switches with appropriate voltage levels avoiding switch breakdown in response to the digital input signal.
    Type: Grant
    Filed: May 5, 1999
    Date of Patent: July 24, 2001
    Assignee: Maxim Integrated Products, Inc.
    Inventors: Gary G. Fang, David Castaneda, Chowdhury F. Rahim
  • Patent number: 6222473
    Abstract: Operating range of R-2R ladders for digital to analog converters (DACs) is improved by increasing resistance in series with a termination switch in a termination leg to avoid transistor saturation for increasing DAC resolution, increasing reference voltage range, or other application. The switched R-2R ladder circuit is modified to compensate for increasing resistance to maintain proper resistor matching for generation of the appropriate range of analog output voltages for a digital input signal.
    Type: Grant
    Filed: April 26, 1999
    Date of Patent: April 24, 2001
    Assignee: Maxim Integrated Products, Inc.
    Inventors: David Castaneda, Gary G. Fang, Chowdhury F. Rahim
  • Patent number: 6154063
    Abstract: Buffers having an output pull-up transistor controlled by the input signal, an output pull-down transistor and a pull-down transistor control circuit. A current source provides a current that is divided between the pull-up transistor and the pull-down transistor control circuit to maintain the desired output voltage. A boost capacitor is coupled between the output and the pull-down transistor control circuit to provide good dynamic response to the circuit even in the presence of substantial capacitive loads on the output. In addition a second capacitor is coupled between the pull-down transistor control circuit and a fixed voltage to provide a low frequency pole internal to the circuit. The connection of the boost capacitor to the pull-down transistor control circuit and the connection of the second capacitor to the pull-down transistor control circuit are separated by a substantial resistance, allowing the effect of each capacitor to be substantially independent of each other.
    Type: Grant
    Filed: April 26, 1999
    Date of Patent: November 28, 2000
    Assignee: Maxim Integrated Products, Inc.
    Inventors: Gary G. Fang, David Castaneda, Chowdhury F. Rahim