Patents by Inventor Gennady Goltman

Gennady Goltman has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10334431
    Abstract: Described herein are architectures, platforms and methods for offloading process or application from a near field communication (NFC) master device for proxy delegation to a proxy NFC device.
    Type: Grant
    Filed: December 23, 2014
    Date of Patent: June 25, 2019
    Assignee: Intel Corporation
    Inventors: Oleg Pogorelik, Shahar Porat, Gennady Goltman, Sergey Sofer, Alex Nayshtut, Avishay Sharaga, Miguel Ballesteros
  • Patent number: 9768788
    Abstract: Described is a phase-locked loop with lower power charge pump. The phase-locked loop comprises: a phase frequency detector to compare a reference clock and a feedback clock and generate a pulse based on the comparison, a charge pump to provide a charge signal corresponding to the pulse, a bias generator to provide biasing for the charge pump, wherein the bias generator is operable to receive a bias enable signal from the phase frequency detector and the bias generator is disabled when the bias enable signal is not asserted, a loop filter coupled to the output of the charge pump to provide a control signal responsive to the charge signal, and a voltage-controlled oscillator (VCO), wherein the oscillating frequency of the VCO is controlled by the control signal.
    Type: Grant
    Filed: June 27, 2016
    Date of Patent: September 19, 2017
    Assignee: Intel Corporation
    Inventors: Gennady Goltman, Yongping Fan, Kuan-Yueh Shen
  • Publication number: 20160308538
    Abstract: Described is a phase-locked loop with lower power charge pump. The phase-locked loop comprises: a phase frequency detector to compare a reference clock and a feedback clock and generate a pulse based on the comparison, a charge pump to provide a charge signal corresponding to the pulse, a bias generator to provide biasing for the charge pump, wherein the bias generator is operable to receive a bias enable signal from the phase frequency detector and the bias generator is disabled when the bias enable signal is not asserted, a loop filter coupled to the output of the charge pump to provide a control signal responsive to the charge signal, and a voltage-controlled oscillator (VCO), wherein the oscillating frequency of the VCO is controlled by the control signal.
    Type: Application
    Filed: June 27, 2016
    Publication date: October 20, 2016
    Inventors: Gennady GOLTMAN, Yongping FAN, Kuan-Yueh SHEN
  • Patent number: 9379717
    Abstract: Described is an apparatus to lower power of a charge pump. The apparatus comprises: a first delay unit to receive a reference clock, the first delay unit to provide a delayed reference clock to a first sequential unit; a second delay unit to receive a feedback clock, the second delay unit to provide a delayed feedback clock to a second sequential unit; a first logic unit to receive the reference and feedback clocks, the logic unit to perform a logical OR operation on the received reference and feedback clocks, and to generate a trigger signal for a third sequential unit; and a second logic unit to receive outputs of first and second sequential units, and to generate an output coupled to the third sequential unit.
    Type: Grant
    Filed: November 8, 2013
    Date of Patent: June 28, 2016
    Assignee: Intel Corporation
    Inventors: Gennady Goltman, Yongping Fan, Kuan-Yueh Shen
  • Publication number: 20160183033
    Abstract: Described herein are architectures, platforms and methods for offloading process or application from a near field communication (NFC) master device for proxy delegation to a proxy NFC device.
    Type: Application
    Filed: December 23, 2014
    Publication date: June 23, 2016
    Applicant: Intel Corporation
    Inventors: OLEG POGORELIK, SHAHAR PORAT, GENNADY GOLTMAN, SERGEY SOFER, ALEX NAYSHTUT, AVISHAY SHARAGA, MIGUEL BALLESTEROS
  • Publication number: 20160181851
    Abstract: Techniques for wireless charging in a system, method, and apparatus are described herein. For example, the apparatus includes a wireless power transmitting coil configured to propagate current provided from a charging device, wherein the current propagation is to generate a magnetic field. The apparatus includes a protruding magnetic component, wherein the wireless power transmitting coil is disposed around the protruding magnetic component.
    Type: Application
    Filed: December 23, 2014
    Publication date: June 23, 2016
    Applicant: Intel Corporation
    Inventors: Shahar Porat, Gennady Goltman, Sergey Sofer, Oleg Pogorelik, Avi Priev, Songnan Yang
  • Patent number: 9281824
    Abstract: In some embodiments, disclosed is an AC amplitude detector to compare the magnitude of an AC signal against a detector threshold level and to provide an indication as to whether the AC magnitude is larger or smaller than the detector threshold level.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: March 8, 2016
    Assignee: Intel Corporation
    Inventors: Gennady Goltman, Yongping Fan
  • Publication number: 20150194970
    Abstract: Described is an apparatus to lower power of a charge pump. The apparatus comprises: a first delay unit to receive a reference clock, the first delay unit to provide a delayed reference clock to a first sequential unit; a second delay unit to receive a feedback clock, the second delay unit to provide a delayed feedback clock to a second sequential unit; a first logic unit to receive the reference and feedback clocks, the logic unit to perform a logical OR operation on the received reference and feedback clocks, and to generate a trigger signal for a third sequential unit; and a second logic unit to receive outputs of first and second sequential units, and to generate an output coupled to the third sequential unit.
    Type: Application
    Filed: November 8, 2013
    Publication date: July 9, 2015
    Inventors: Gennady Goltman, Yongping Fan, Kuan-Yueh Shen
  • Publication number: 20140266308
    Abstract: In some embodiments, disclosed is an AC amplitude detector to compare the magnitude of an AC signal against a detector threshold level and to provide an indication as to whether the AC magnitude is larger or smaller than the detector threshold level.
    Type: Application
    Filed: March 15, 2013
    Publication date: September 18, 2014
    Inventors: Gennady Goltman, Yongping Fan
  • Patent number: 6421276
    Abstract: A non-volatile memory system having an array of 2-bit cells is provided, wherein each cell stores an odd bit and an even bit. An ERASE pulse is applied to either the odd bits or the even bits in response to an ODD_EVEN control signal, which toggles in response to an ERASE pulse. A first ERASE pulse is applied to the odd bits. An erase verify operation is then performed until failing. The erase verify operation will likely fail on an even bit, which has not yet received an ERASE pulse. After the erase verify operation fails, a second ERASE pulse is applied to the even bits in response to the toggled ODD_EVEN control signal. The erase verify operation then resumes until this operation fails, or is successfully completed. This process continues until the erase verify operation is successful. A similar method enables a plurality of NVM blocks to be erased.
    Type: Grant
    Filed: August 9, 2001
    Date of Patent: July 16, 2002
    Assignee: Tower Semiconductor Ltd.
    Inventor: Gennady Goltman
  • Patent number: 6295595
    Abstract: A circuit and method for producing defect tolerant high density memory cells at a low cost is disclosed. Rather than using redundant memory cells to salvage a memory circuit having non-functional memory cells, an address mapping circuit is used to remap addresses for non-functional memory cells into addresses for functional memory cells. Specifically, if the memory array of a memory circuit includes non-functional memory cells, an address mapping scheme is selected to reduce the effective size of the memory circuit so only functional memory cells are addressed. Because redundant memory cells are not included in the memory circuit, the semiconductor area and the cost of the memory circuit is reduced.
    Type: Grant
    Filed: April 21, 1999
    Date of Patent: September 25, 2001
    Assignee: Tower Semiconductor Ltd.
    Inventors: Eli Wildenberg, Gennady Goltman