Patents by Inventor George A. Steiner

George A. Steiner has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240140138
    Abstract: An automobile wheel lifting device for the installation of wheels when automobile is on a hydraulic lift. A motorized scissor lift table holds the wheel in a stable vertical position while lifting. Vertically stable position is ensured by a stabilizing arm placed on the wheel by the mechanic with one hand only, before lifting begins. Rate of lifting is such that when the wheel mounting holes are aligned with the studs the lifting can be stopped, the wheel rotated and installed. Lifting device avoids contact with the automobile body by lifting as if the mechanic lifted by hand. Stabilizing arm does not obstruct the view of the mechanic during lifting.
    Type: Application
    Filed: October 31, 2022
    Publication date: May 2, 2024
    Inventor: George Steiner
  • Patent number: 7678639
    Abstract: An inductor formed within an integrated circuit and a method for forming the inductor. The inductor comprises an underlying layer of aluminum formed in a first metallization layer and patterned and etched into the desired shape. In one embodiment the aluminum line comprises a spiral shape. According to a damascene process, a conductive runner, preferably of copper, is formed in a dielectric layer overlying the aluminum line and in electrical contact therewith. The aluminum line and the conductive runner cooperate to form the inductor. In another embodiment the aluminum line and the conductive runner are formed in a vertically spaced-apart orientation, with tungsten plugs or conductive vias formed to provide electrical connection therebetween. A method for forming the inductor comprises forming an aluminum conductive line and forming a conductive runner over the conductive line.
    Type: Grant
    Filed: December 22, 2008
    Date of Patent: March 16, 2010
    Assignee: Agere Systems Inc.
    Inventors: Edward Belden Harris, Sailesh Mansinh Merchant, Kurt George Steiner, Susan Clay Vitkavage
  • Patent number: 7566964
    Abstract: An integrated circuit device structure and a process for fabricating the structure wherein the power bus interconnect structure is formed in the aluminum pad or contact layer. An interconnect structure for interconnecting underlying levels of interconnect can also be formed in the aluminum pad layer.
    Type: Grant
    Filed: September 30, 2003
    Date of Patent: July 28, 2009
    Assignee: Agere Systems Inc.
    Inventors: Seung H. Kang, Roland P. Krebs, Kurt George Steiner, Michael C. Ayukawa, Sailesh Mansinh Merchant
  • Patent number: 7541238
    Abstract: An inductor formed within an integrated circuit and a method for forming the inductor. The inductor comprises an underlying layer of aluminum formed in a first metallization layer and patterned and etched into the desired shape. In one embodiment the aluminum line comprises a spiral shape. According to a damascene process, a conductive runner, preferably of copper, is formed in a dielectric layer overlying the aluminum line and in electrical contact therewith. The aluminum line and the conductive runner cooperate to form the inductor. In another embodiment the aluminum line and the conductive runner are formed in a vertically spaced-apart orientation, with tungsten plugs or conductive vias formed to provide electrical connection therebetween. A method for forming the inductor comprises forming an aluminum conductive line and forming a conductive runner over the conductive line.
    Type: Grant
    Filed: May 1, 2006
    Date of Patent: June 2, 2009
    Assignee: Agere Systems Inc.
    Inventors: Edward Belden Harris, Sailesh Mansinh Merchant, Kurt George Steiner, Susan Clay Vitkavage
  • Publication number: 20090100668
    Abstract: An inductor formed within an integrated circuit and a method for forming the inductor. The inductor comprises an underlying layer of aluminum formed in a first metallization layer and patterned and etched into the desired shape. In one embodiment the aluminum line comprises a spiral shape. According to a damascene process, a conductive runner, preferably of copper, is formed in a dielectric layer overlying the aluminum line and in electrical contact therewith. The aluminum line and the conductive runner cooperate to form the inductor. In another embodiment the aluminum line and the conductive runner are formed in a vertically spaced-apart orientation, with tungsten plugs or conductive vias formed to provide electrical connection therebetween. A method for forming the inductor comprises forming an aluminum conductive line and forming a conductive runner over the conductive line.
    Type: Application
    Filed: December 22, 2008
    Publication date: April 23, 2009
    Applicant: Agere Systems Inc.
    Inventors: Edward Belden Harris, Sailesh Mansinh Merchant, Kurt George Steiner, Susan Clay Vitkavage
  • Patent number: 7332775
    Abstract: A protruding spacer that protrudes above the top surface of a gate electrode structure provides enhanced resistance to exposure of the gate electrode during the etch process used to form self-aligned contacts. The protruding spacer may be formed using an amorphous carbon sacrificial layer as the top layer of the patterned gate electrode structure. Dielectric spacers are formed alongside the gate electrode structure, including alongside the sacrificial amorphous carbon layer. The dielectric spacers extend substantially to the top of the amorphous carbon layer. The amorphous carbon layer is then removed such that the remaining gate structure includes dielectric spacers that have a protruding section that protrudes above the top surface of the remaining gate structure. A nitride layer may be formed over the gate structure. Such a structure prevents exposure of the gate electrode during the formation of self-aligned contacts, and shorting, once the contact openings are filled.
    Type: Grant
    Filed: October 4, 2006
    Date of Patent: February 19, 2008
    Assignee: Agere Systems Inc.
    Inventors: Kurt George Steiner, Gerald W. Gibson, Jr., Eduardo Jose Quinones
  • Patent number: 7126198
    Abstract: A protruding spacer that protrudes above the top surface of a gate electrode structure provides enhanced resistance to exposure of the gate electrode during the etch process used to form self-aligned contacts. The protruding spacer may be formed using an amorphous carbon sacrificial layer as the top layer of the patterned gate electrode structure. Dielectric spacers are formed alongside the gate electrode structure, including alongside the sacrificial amorphous carbon layer. The dielectric spacers extend substantially to the top of the amorphous carbon layer. The amorphous carbon layer is then removed such that the remaining gate structure includes dielectric spacers that have a protruding section that protrudes above the top surface of the remaining gate structure. A nitride layer may be formed over the gate structure. Such a structure prevents exposure of the gate electrode during the formation of self-aligned contacts, and shorting, once the contact openings are filled.
    Type: Grant
    Filed: September 3, 2002
    Date of Patent: October 24, 2006
    Assignee: Agere Systems Inc.
    Inventors: Kurt George Steiner, Gerald W. Gibson, Jr., Eduardo Jose Quinones
  • Patent number: 7067419
    Abstract: A mask layer having four mask films used in the fabrication of an interconnect structure of a semiconductor device. The first mask film and the third mask film have substantially equal etch rates. The second mask film and the fourth have substantially equal etch rates film, and different from that of the etch rate of the first and third mask films. A via is etched to the first mask film. Then a trench is etched to the third mask film of the mask layer. The via and trench are then etched in a dielectric material. The second, third and fourth mask films are removed and the first mask film remains a passivation layer for the dielectric material. A conductive metal is deposited in the via and trench.
    Type: Grant
    Filed: November 25, 2003
    Date of Patent: June 27, 2006
    Assignee: Agere Systems, Inc.
    Inventors: Robert Y S Huang, Scott Jessen, Subramanian Karthikeyan, Joshua Jia Li, Isaiah O. Oladeji, Kurt George Steiner, Joseph Ashley Taylor
  • Patent number: 7068139
    Abstract: An inductor formed within an integrated circuit and a method for forming the inductor. The inductor comprises an underlying layer of aluminum formed in a first metallization layer and patterned and etched into the desired shape. In one embodiment the aluminum line comprises a spiral shape. According to a damascene process, a conductive runner, preferably of copper, is formed in a dielectric layer overlying the aluminum line and in electrical contact therewith. The aluminum line and the conductive runner cooperate to form the inductor. In another embodiment the aluminum line and the conductive runner are formed in a vertically spaced-apart orientation, with tungsten plugs or conductive vias formed to provide electrical connection therebetween. A method for forming the inductor comprises forming an aluminum conductive line and forming a conductive runner over the conductive line.
    Type: Grant
    Filed: September 29, 2004
    Date of Patent: June 27, 2006
    Assignee: Agere Systems Inc.
    Inventors: Edward Belden Harris, Sailesh Mansinh Merchant, Kurt George Steiner, Susan Clay Vitkavage
  • Patent number: 6960836
    Abstract: Disclosed herein is a reinforcing system and method for reinforcing a contact pad of an integrated circuit. Specifically exemplified is a system and method that comprises a reinforcing structure interposed between a top contact pad layer and an underlying metal layer.
    Type: Grant
    Filed: September 30, 2003
    Date of Patent: November 1, 2005
    Assignee: Agere Systems, Inc.
    Inventors: Mark Adam Bachman, Daniel Patrick Chesire, Sailesh Mansinh Merchant, John William Osenbach, Kurt George Steiner
  • Patent number: 6879046
    Abstract: A split barrier layer enables copper interconnect wires to be used in conjunction with low-k dielectric films by preventing the diffusion of N—H base groups into photoresists where they can render the photoresist insoluble. The split barrier layer is disposed between the copper and the low-k dielectric and includes a nitrogen-containing, oxygen-free film which contacts the copper, and an oxygen-containing, nitrogen-free film which contacts the low-k dielectric film. The nitrogen-containing film prevents the formation of undesirable copper oxides, and the oxygen-containing film prevents the diffusion of N—H base groups into the low-k dielectric films. The oxygen-containing film may be an oxygen-doped silicon carbide film in an exemplary embodiment. In another embodiment, a film stack of low-k dielectric films includes an etch-stop layer and hardmask each formed of oxygen-doped silicon carbide.
    Type: Grant
    Filed: January 2, 2002
    Date of Patent: April 12, 2005
    Assignee: Agere Systems Inc.
    Inventors: Gerald W Gibson, Jr., Scott Jessen, Steven Alan Lytle, Kurt George Steiner, Susan Clay Vitkavage
  • Patent number: 6869873
    Abstract: A silane passivation process, carried out in-situ together with the formation of a subsequent dielectric film, converts the exposed Cu surfaces of a Cu interconnect structure, to copper silicide. The copper silicide suppresses Cu diffusion and electromigration and serves as a barrier material in regions where contact to further conductive material is made. An entire copper surface of a copper interconnect structure may be silicided or a local portion of the surface silicided after an opening is formed in an overlying dielectric to expose a portion of the copper surface.
    Type: Grant
    Filed: June 30, 2003
    Date of Patent: March 22, 2005
    Assignee: Agere Systems Inc.
    Inventors: Robert Wayne Bradshaw, Daniele Gilkes, Sailesh Mansinh Merchant, Deepak A. Ramappa, Kurt George Steiner
  • Publication number: 20040201101
    Abstract: An integrated circuit device structure and a process for fabricating the structure wherein the power bus interconnect structure is formed in the aluminum pad or contact layer. An interconnect structure for interconnecting underlying levels of interconnect can also be formed in the aluminum pad layer.
    Type: Application
    Filed: September 30, 2003
    Publication date: October 14, 2004
    Inventors: Seung H. Kang, Roland P. Krebs, Kurt George Steiner, Michael C. Ayukawa, Sailesh Mansinh Merchant
  • Publication number: 20040097075
    Abstract: A silane passivation process, carried out in-situ together with the formation of a subsequent dielectric film, converts the exposed Cu surfaces of a Cu interconnect structure, to copper silicide. The copper silicide suppresses Cu diffusion and electromigration and serves as a barrier material in regions where contact to further conductive material is made. An entire copper surface of a copper interconnect structure may be silicided or a local portion of the surface silicided after an opening is formed in an overlying dielectric to expose a portion of the copper surface.
    Type: Application
    Filed: June 30, 2003
    Publication date: May 20, 2004
    Inventors: Robert Wayne Bradshaw, Daniele Gilkes, Sailesh Mansinh Merchant, Deepak A. Ramappa, Kurt George Steiner
  • Patent number: 6726460
    Abstract: A collapsible mechanism for molding the bead of a tire includes a series of sectors configured for radial and diagonal movement to selectively apply a continuous, uniform surface for molding and shaping the bead. The sectors collapse into a retracted, release position to allow for placement of the tire within and removal of the tire from the mold.
    Type: Grant
    Filed: April 16, 2002
    Date of Patent: April 27, 2004
    Assignee: Michelin Recherche et Technique S.A.
    Inventors: David William Bailey, William George Steiner, Kevin James Peck
  • Publication number: 20040043574
    Abstract: A protruding spacer that protrudes above the top surface of a gate electrode structure provides enhanced resistance to exposure of the gate electrode during the etch process used to form self-aligned contacts. The protruding spacer may be formed using an amorphous carbon sacrificial layer as the top layer of the patterned gate electrode structure. Dielectric spacers are formed alongside the gate electrode structure, including alongside the sacrificial amorphous carbon layer. The dielectric spacers extend substantially to the top of the amorphous carbon layer. The amorphous carbon layer is then removed such that the remaining gate structure includes dielectric spacers that have a protruding section that protrudes above the top surface of the remaining gate structure. A nitride layer may be formed over the gate structure. Such a structure prevents exposure of the gate electrode during the formation of self-aligned contacts, and shorting, once the contact openings are filled.
    Type: Application
    Filed: September 3, 2002
    Publication date: March 4, 2004
    Inventors: Kurt George Steiner, Gerald W. Gibson, Eduardo Jose Quinones
  • Publication number: 20030194458
    Abstract: A collapsible mechanism for molding the bead of a tire includes a series of sectors configured for radial and diagonal movement to selectively apply a continuous, uniform surface for molding and shaping the bead. The sectors collapse into a retracted, release position to allow for placement of the tire within and removal of the tire from the mold.
    Type: Application
    Filed: April 16, 2002
    Publication date: October 16, 2003
    Inventors: David William Bailey, William George Steiner, Kevin James Peck
  • Patent number: 6548892
    Abstract: A porous insulator material and method of manufacturing. The material comprises oxygen, silicon and hydrogen characterized by a density less than 2 g/cc. Alternately, the porous insulator material is characterized by a refractive index less than 1.45 for light at a wavelength between 633 nm and 673 nm, or by a Young's modulus less than 45 GPa. A method for manufacturing a semiconductor device includes providing a semiconductor layer with an upper surface for device formation and forming multiple levels of interconnect over the semiconductor layer, each level including a plurality of members. The members are electrically isolated from other members by decomposition of TEOS to form a porous layer between at least some of the members.
    Type: Grant
    Filed: August 31, 2000
    Date of Patent: April 15, 2003
    Assignee: Agere Systems Inc.
    Inventors: Kurt George Steiner, Susan Clay Vitkavage
  • Publication number: 20030003765
    Abstract: A split barrier layer enables copper interconnect wires to be used in conjunction with low-k dielectric films by preventing the diffusion of N—H base groups into photoresists where they can render the photoresist insoluble. The split barrier layer is disposed between the copper and the low-k dielectric and includes a nitrogen-containing, oxygen-free film which contacts the copper, and an oxygen-containing, nitrogen-free film which contacts the low-k dielectric film. The nitrogen-containing film prevents the formation of undesirable copper oxides, and the oxygen-containing film prevents the diffusion of N—H base groups into the low-k dielectric films. The oxygen-containing film may be an oxygen-doped silicon carbide film in an exemplary embodiment. In another embodiment, a film stack of low-k dielectric films includes an etch-stop layer and hardmask each formed of oxygen-doped silicon carbide.
    Type: Application
    Filed: January 2, 2002
    Publication date: January 2, 2003
    Inventors: Gerald W. Gibson, Scott Jessen, Steven Alan Lytle, Kurt George Steiner, Susan Clay Vitkavage
  • Publication number: 20010012667
    Abstract: A method for forming high quality integrated circuit devices and apparatus therefor. The method includes the steps of forming an oxide layer on a semiconductor material wafer and then depositing a nitride or oxynitride layer over the oxide layer. All steps being taken without exposing the wafer to surrounding atmosphere. The invention also relates to a cluster tool for carrying out the above steps.
    Type: Application
    Filed: March 22, 2001
    Publication date: August 9, 2001
    Inventors: Yi Ma, Kurt George Steiner, Minseok Oh