Patents by Inventor George E. Sery

George E. Sery has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6960784
    Abstract: A charging sensor is provided to detect charging signal during the manufacturing process of integrated circuits and various semiconductor devices. In one embodiment, the charging sensor includes a charging-sensitive insulator layer and complementary elements designed to effectively provide an indicative potential drop across the charging sensitive insulator.
    Type: Grant
    Filed: June 18, 2003
    Date of Patent: November 1, 2005
    Assignee: Intel Corporation
    Inventors: Wallace W. Lin, George E. Sery
  • Publication number: 20040256642
    Abstract: A charging sensor is provided to detect charging signal during the manufacturing process of integrated circuits and various semiconductor devices. In one embodiment, the charging sensor includes a charging-sensitive insulator layer and complementary elements designed to effectively provide an indicative potential drop across the charging sensitive insulator.
    Type: Application
    Filed: June 18, 2003
    Publication date: December 23, 2004
    Inventors: Wallace W. Lin, George E. Sery
  • Patent number: 6624480
    Abstract: Arrangements to reduce charging damage in structures of integrated circuits (ICs).
    Type: Grant
    Filed: September 28, 2001
    Date of Patent: September 23, 2003
    Assignee: Intel Corporation
    Inventors: Wallace W. Lin, George E. Sery
  • Patent number: 6566716
    Abstract: Arrangements to reduce charging damage in structures of integrated circuits (ICs).
    Type: Grant
    Filed: September 28, 2001
    Date of Patent: May 20, 2003
    Assignee: Intel Corporation
    Inventors: Wallace W. Lin, George E. Sery
  • Publication number: 20030075762
    Abstract: Arrangements to reduce charging damage in structures of integrated circuits (ICs).
    Type: Application
    Filed: September 28, 2001
    Publication date: April 24, 2003
    Inventors: Wallace W. Lin, George E. Sery
  • Publication number: 20030068878
    Abstract: Arrangements to reduce charging damage in structures of integrated circuits (ICs).
    Type: Application
    Filed: September 28, 2001
    Publication date: April 10, 2003
    Inventors: Wallace W. Lin, George E. Sery
  • Patent number: 6414358
    Abstract: Arrangements to reduce charging damage in structures of integrated circuits (ICs).
    Type: Grant
    Filed: September 28, 2001
    Date of Patent: July 2, 2002
    Assignee: Intel Corporation
    Inventors: Wallace W. Lin, George E. Sery
  • Patent number: 6127696
    Abstract: High voltage MOS transistors are fabricated contemporaneously with scaled flash EEPROM array transistors. Active silicon regions separated by field oxide isolation structures are formed as in the prior art. A sacrificial thermal oxide layer simultaneously removes Kooi effect residual nitridization and provides gate oxide for the high voltage transistors of a thickness commensurate with the high voltage application. The sacrificial oxide is thereafter removed from all circuit areas except over high voltage device active areas. Growth of tunnel oxide, first polysilicon, interpoly dielectric, peripheral gate oxide and second polysilicon layers as well as patterning of the layers are accomplished in a known manner. The second polysilicon layer is patterned to create lines which lie within lines formed of the first polysilicon layer, the second polysilicon layer aiding controlling the final channel length of the high voltage devices.
    Type: Grant
    Filed: July 2, 1993
    Date of Patent: October 3, 2000
    Assignee: Intel Corporation
    Inventors: George E. Sery, Jan A. Smudski
  • Patent number: 5668034
    Abstract: High voltage MOS transistors are fabricated contemporaneously with scaled flash EEPROM array transistors. Active silicon regions separated by field oxide isolation structures are formed as in the prior art. A sacrificial thermal oxide layer simultaneously removes Kooi effect residual nitridization and provides gate oxide for the high voltage transistors of a thickness commensurate with the high voltage application. The sacrificial oxide is thereafter removed from all circuit areas except over high voltage device active areas. Growth of tunnel oxide, first polysilicon, interpoly dielectric, peripheral gate oxide and second polysilicon layers as well as patterning of the layers are accomplished in a known manner. The second polysilicon layer is patterned to create lines which lie within lines formed of the first polysilicon layer, the second polysilicon layer aiding controlling the final channel length of the high voltage devices.
    Type: Grant
    Filed: May 14, 1996
    Date of Patent: September 16, 1997
    Assignee: Intel Corporation
    Inventors: George E. Sery, Jan A. Smudski
  • Patent number: 5580807
    Abstract: High voltage MOS transistors are fabricated contemporaneously with scaled flash EEPROM array transistors. Active silicon regions separated by field oxide isolation structures are formed as in the prior art. A sacrificial thermal oxide layer simultaneously removes Kooi effect residual nitridization and provides gate oxide for the high voltage transistors of a thickness commensurate with the high voltage application. The sacrificial oxide is thereafter removed from all circuit areas except over high voltage device active areas. Growth of tunnel oxide, first polysilicon, interpoly dielectric, peripheral gate oxide and second polysilicon layers as well as patterning of the layers are accomplished in a known manner. The second polysilicon layer is patterned to create lines which lie within lines formed of the first polysilicon layer, the second polysilicon layer aiding controlling the final channel length of the high voltage devices.
    Type: Grant
    Filed: July 1, 1993
    Date of Patent: December 3, 1996
    Assignee: Intel Corporation
    Inventors: George E. Sery, Jan A. Smudski
  • Patent number: 5104819
    Abstract: A method and a device formed by the method of forming a composite dielectric structure between the floating polysilicon electrode and the control electrode of an EPROM-type device is disclosed. The dielectic is characterized by a thin (0-80 angstroms) thermally-grown or CVD bottom oxide layer covered by a relatively thin (<200 angstroms) silicon nitride layer. The top layer comprises a CVD oxide deposited in a thickness up to 150 angstroms. The capacitively measured effective thickness of the complete structure is about 200 .ANG. or less. The top layer CVD oxide has a thickness greater than the bottom oxide layer and greater than or equal to that of the silicon nitride layer and may also extend beyond the EPROM cell to form at least a part of the peripheral transistor dielectric.
    Type: Grant
    Filed: August 7, 1989
    Date of Patent: April 14, 1992
    Assignee: Intel Corporation
    Inventors: Philip E. Freiberger, Leopoldo D. Yau, Cheng-Sheng Pan, George E. Sery