Patents by Inventor George K. Tarleton

George K. Tarleton has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5420894
    Abstract: A circuit which synchronizes the phase of a data stream from a transmitting system, to the phase of the clock signal of the receiving system. Two frames of data from the transmitting data stream are stored in a memory which is continuously updated as the data for each time slot is stored in a different word of memory. The storage of the incoming stream data is controlled by the clock signal from the transmitting system. The data stored in the memory is then read out of that memory under control of the clock signal from the receiving system. As each word is read out, it is reinserted into the bit stream that is transmitted to the receiving system. An address control circuit ensures that write addresses have priority over read addresses. Similarly, a read/write control circuit ensures that write signals have priority over read signals. The read signals are arranged such that two read signals are available for each time slot.
    Type: Grant
    Filed: December 21, 1993
    Date of Patent: May 30, 1995
    Assignee: AG Communication Systems Corporation
    Inventors: James W. Boslough, David C. Saar, George K. Tarleton
  • Patent number: 4975911
    Abstract: The circuit of the present invention provides a signal which allows data to be transferred between a first synchronous system to a second synchronous system. Where the first system is a Time-Division-Multiplexing (TDM) system and the second system is a Microprocessor system. The transfer is allowed after three or four memory cycles of the Microprocessor system after receiving the end of time slot signal. This invention requires that the Microprocessor system access the Time-Division-Multiplexed system as an Input/Output (I/O) device.
    Type: Grant
    Filed: June 22, 1989
    Date of Patent: December 4, 1990
    Assignee: AG Communication Systems Corporation
    Inventor: George K. Tarleton
  • Patent number: 4926115
    Abstract: A Unique Phase Difference Measuring Circuit which measures the phase difference between a reference pulse train and a slave pulse train. The present invention includes delay lines that determine the phase difference between the pulse trains which can be read directly by a microprocessor.
    Type: Grant
    Filed: December 19, 1988
    Date of Patent: May 15, 1990
    Assignee: AG Communication Systems Corporation
    Inventors: George K. Tarleton, Robert J. Abrant, Bruce A. Oltman
  • Patent number: 4740914
    Abstract: An address generator which provides addresses for machine storage and software retrieval of computer status information. A counter is used to generate address signals in a descending order until it is disabled by a computer during alarm conditions. Under such conditions the counter provides a bias address for referencing the most recent status word. A gating circuit gates computer generated address signals to an adder circuit during the alarm conditions. The adder circuit adds the computer generated address signals to the counter generated bias signal to provide address signals which reference physical storage locations in a memory.
    Type: Grant
    Filed: December 31, 1984
    Date of Patent: April 26, 1988
    Assignee: GTE Communication Systems Corporation
    Inventors: Robert J. Abrant, Michael D. Martys, George K. Tarleton
  • Patent number: 4703421
    Abstract: A synchronizing circuit synchronizes the asynchronous ready signals for two separate microprocessor subsystems that are running synchronously as part of a fault tolerant computer system. Duplicated synchronization circuits, confined in a master-slave arrangement, are utilized with the duplicate microprocessors. Storage and gating circuitry are used to provide the precise timing signals required for such synchronization.
    Type: Grant
    Filed: January 3, 1986
    Date of Patent: October 27, 1987
    Assignee: GTE Communication Systems Corporation
    Inventors: Robert J. Abrant, Michael D. Martys, George K. Tarleton
  • Patent number: 4703452
    Abstract: A synchronizing circuit that synchronizes the non-maskable interrupt (NMI) input signals of two separate microprocessor subsystems that are running synchronously as part of a fault tolerant computer system. This circuit enables both microprocessors to detect and respond to an error condition at an identical point in their relative bus timing sequence even though there may be a real time skew between the bus timing of these two subsystems. Storage and gating circuitry are used to provide the precise timing signals required for such synchronization.
    Type: Grant
    Filed: January 3, 1986
    Date of Patent: October 27, 1987
    Assignee: GTE Communication Systems Corporation
    Inventors: Robert J. Abrant, Michael D. Martys, George K. Tarleton
  • Patent number: 4544850
    Abstract: A circuit which eliminates race conditions caused by gate delay variation. In the absence of gate delay variations data is made available for a period of time which extends beyond commencement of processing of such data. This circuit prevents gate delay variations from causing processing to commence after the period of time during which data is available. Each of a pair of flip-flops initiates or terminates the data available time period. These flip-flops, an exclusive-or gate and related circuitry are arranged such that the period of time for data availability is not terminated until after processing of such data actually commences.
    Type: Grant
    Filed: December 5, 1983
    Date of Patent: October 1, 1985
    Assignee: GTE Automatic Electric Incorporated
    Inventor: George K. Tarleton
  • Patent number: 4439805
    Abstract: A low voltage protection which prevents an associated circuit from generating erroneous signals during power-up, power-down or power failure conditions. A voltage comparison circuit, powered by a first power supply, detects low voltage conditions in a second power supply and causes a switching circuit to inhibit control and power signals of the associated circuit.
    Type: Grant
    Filed: May 21, 1982
    Date of Patent: March 27, 1984
    Assignee: GTE Automatic Electric Labs Inc.
    Inventor: George K. Tarleton