Patents by Inventor George Shing

George Shing has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10879882
    Abstract: In certain aspects, a delay circuit includes a delay line including a bias input. The delay circuit also includes a bias generator including a clock input, and a bias output, wherein the bias output of the bias generator is coupled to the bias input of the delay line. The delay circuit further includes a multiplexer including a first input, a second input, and an output, wherein the first input of the multiplexer is configured to receive a first clock signal, the second input of the multiplexer is configured to receive a second clock signal, and the output of the multiplexer is coupled to the clock input of the bias generator.
    Type: Grant
    Filed: October 17, 2019
    Date of Patent: December 29, 2020
    Assignee: QUALCOMM Incorporated
    Inventors: George Shing, Michael Fertsch
  • Patent number: 9843324
    Abstract: A voltage-mode transmitter includes a calibration circuit having a replica circuit. By adjusting a feedback voltage driving a gate of a replica transistor in the replica circuit so that an impedance of the replica circuit matches an impedance of a variable resistor, the calibration circuit calibrates an output impedance of a single slice driver.
    Type: Grant
    Filed: November 10, 2016
    Date of Patent: December 12, 2017
    Assignee: QUALCOMM Incorporated
    Inventors: Madjid Hafizi, George Shing
  • Patent number: 8519799
    Abstract: A voltage controlled oscillator including a control signal adjuster and ring-connected delay cells is disclosed. The control signal adjuster receives a first control signal to generate a second control signal boosted from the first control signal when the first control signal is lower than a transistor threshold voltage. The ring-connected delay cells are controlled by the first and second control signals both to generate an oscillation signal. Each of the delay cells has a first set of current generation transistors and a second set of current generation transistors. Each transistor of the first set of current generation transistors has a control terminal receiving the first control signal while each transistor of the second set of current generation transistors has a control terminal receiving the second control signal. The first and second sets of current generation transistors collectively output an oscillation signal with unchanged frequency of associated input signal.
    Type: Grant
    Filed: November 3, 2011
    Date of Patent: August 27, 2013
    Assignee: Via Technologies, Inc.
    Inventors: Yeong-Sheng Lee, George Shing
  • Patent number: 8380887
    Abstract: A system and method for dual mode DP and HDMI transmission are provided. Briefly described, one embodiment of a dual mode DP and HDMI transmitter, among others, can be implemented as follows. The dual mode DP and HDMI transmitter comprises a driver circuit controlled by a data signal. The dual mode DP and HDMI transmitter also comprises a control circuit coupled to the driver circuit. The control circuit is configurable to transmit the data signal in a DP mode or a HDMI mode according to a mode signal. One embodiment of a method, among others, comprises: receiving a mode signal; determining whether to configure the dual mode DP and HDMI transmitter for transmitting in a DP mode or an HDMI mode based on the received mode signal; and configuring a dual mode DP and HDMI transmitter in accordance with the determination.
    Type: Grant
    Filed: February 17, 2012
    Date of Patent: February 19, 2013
    Assignee: VIA Technologies, Inc.
    Inventors: Yeong-Sheng Lee, George Shing
  • Publication number: 20120161886
    Abstract: A voltage controlled oscillator including a control signal adjuster and ring-connected delay cells is disclosed. The control signal adjuster receives a first control signal to generate a second control signal boosted from the first control signal when the first control signal is lower than a transistor threshold voltage. The ring-connected delay cells are controlled by the first and second control signals both to generate an oscillation signal. Each of the delay cells has a first set of current generation transistors and a second set of current generation transistors. Each transistor of the first set of current generation transistors has a control terminal receiving the first control signal while each transistor of the second set of current generation transistors has a control terminal receiving the second control signal. The first and second sets of current generation transistors collectively output an oscillation signal with unchanged frequency of associated input signal.
    Type: Application
    Filed: November 3, 2011
    Publication date: June 28, 2012
    Applicant: VIA TECHNOLOGIES, INC.
    Inventors: Yeong-Sheng Lee, George Shing
  • Publication number: 20120151099
    Abstract: A system and method for dual mode DP and HDMI transmission are provided. Briefly described, one embodiment of a dual mode DP and HDMI transmitter, among others, can be implemented as follows. The dual mode DP and HDMI transmitter comprises a driver circuit controlled by a data signal. The dual mode DP and HDMI transmitter also comprises a control circuit coupled to the driver circuit. The control circuit is configurable to transmit the data signal in a DP mode or a HDMI mode according to a mode signal. One embodiment of a method, among others, comprises: receiving a mode signal; determining whether to configure the dual mode DP and HDMI transmitter for transmitting in a DP mode or an HDMI mode based on the received mode signal; and configuring a dual mode DP and HDMI transmitter in accordance with the determination.
    Type: Application
    Filed: February 17, 2012
    Publication date: June 14, 2012
    Applicant: VIA TECHNOLOGIES, INC.
    Inventors: Yeong-Sheng Lee, George Shing
  • Patent number: 8122160
    Abstract: A system and method for dual mode DP and HDMI transmission are provided. Briefly described, one embodiment of a dual mode DP and HDMI transmitter, among others, can be implemented as follows. The dual mode DP and HDMI transmitter comprises a driver circuit controlled by a data signal. The dual mode DP and HDMI transmitter also comprises a control circuit coupled to the driver circuit. The control circuit is configurable to transmit the data signal in a DP mode or a HDMI mode according to a mode signal. One embodiment of a method, among others, comprises: receiving a mode signal; determining whether to configure the dual mode DP and HDMI transmitter for transmitting in a DP mode or an HDMI mode based on the received mode signal; and configuring a dual mode DP and HDMI transmitter in accordance with the determination.
    Type: Grant
    Filed: August 9, 2011
    Date of Patent: February 21, 2012
    Assignee: Via Technologies, Inc.
    Inventors: Yeong-Sheng Lee, George Shing
  • Publication number: 20110302331
    Abstract: A system and method for dual mode DP and HDMI transmission are provided. Briefly described, one embodiment of a dual mode DP and HDMI transmitter, among others, can be implemented as follows. The dual mode DP and HDMI transmitter comprises a driver circuit controlled by a data signal. The dual mode DP and HDMI transmitter also comprises a control circuit coupled to the driver circuit. The control circuit is configurable to transmit the data signal in a DP mode or a HDMI mode according to a mode signal. One embodiment of a method, among others, comprises: receiving a mode signal; determining whether to configure the dual mode DP and HDMI transmitter for transmitting in a DP mode or an HDMI mode based on the received mode signal; and configuring a dual mode DP and HDMI transmitter in accordance with the determination.
    Type: Application
    Filed: August 9, 2011
    Publication date: December 8, 2011
    Applicant: VIA TECHNOLOGIES, INC.
    Inventors: Yeong-Sheng Lee, George Shing
  • Patent number: 8019906
    Abstract: A system and method for dual mode DP and HDMI transmission are provided. Briefly described, one embodiment of a dual mode DP and HDMI transmitter, among others, can be implemented as follows. The dual mode DP and HDMI transmitter comprises a driver circuit controlled by a data signal. The dual mode DP and HDMI transmitter also comprises a control circuit coupled to the driver circuit. The control circuit is configurable to transmit the data signal in a DP mode or a HDMI mode according to a mode signal. One embodiment of a method, among others, comprises: receiving a mode signal; determining whether to configure the dual mode DP and HDMI transmitter for transmitting in a DP mode or an HDMI mode based on the received mode signal; and configuring a dual mode DP and HDMI transmitter in accordance with the determination.
    Type: Grant
    Filed: February 4, 2009
    Date of Patent: September 13, 2011
    Assignee: VIA Technologies, Inc.
    Inventors: Yeong-Sheng Lee, George Shing
  • Patent number: 7839016
    Abstract: An integrated circuit is provided with a power domain which can be selectively powered-up or powered-down. An output circuitry serving to buffer a signal generated by the core circuitry within such a power domain has its own output power supply voltage. An adaptive voltage sensing circuit senses when the core power supply voltage to the core circuitry falls below a threshold level and generates a voltage-low signal. If output signal retention has been preselected to be active for the output signal concerned, then the output circuitry responds to the voltage-low signal by maintaining the output signal state (output signal driven low, output signal driven high or output signal in a high impedance drive state). The retention mode is preselected by a pulse with its value stored within a mode latch indicating whether or not retention is required. Thus, when the adapted voltage sensing circuitry itself senses the voltage level for the core circuitry falling below the threshold, it activates the retention operation.
    Type: Grant
    Filed: December 13, 2007
    Date of Patent: November 23, 2010
    Assignee: ARM Limited
    Inventors: Bingda Brandon Wang, George Shing, Puneet Sawhney
  • Publication number: 20100194994
    Abstract: A system and method for dual mode DP and HDMI transmission are provided. Briefly described, one embodiment of a dual mode DP and HDMI transmitter, among others, can be implemented as follows. The dual mode DP and HDMI transmitter comprises a driver circuit controlled by a data signal. The dual mode DP and HDMI transmitter also comprises a control circuit coupled to the driver circuit. The control circuit is configurable to transmit the data signal in a DP mode or a HDMI mode according to a mode signal. One embodiment of a method, among others, comprises: receiving a mode signal; determining whether to configure the dual mode DP and HDMI transmitter for transmitting in a DP mode or an HDMI mode based on the received mode signal; and configuring a dual mode DP and HDMI transmitter in accordance with the determination.
    Type: Application
    Filed: February 4, 2009
    Publication date: August 5, 2010
    Applicant: VIA TECHNOLOGIES, INC.
    Inventors: Yeong-Sheng Lee, George Shing
  • Publication number: 20090153210
    Abstract: An integrated circuit is provided with a power domain PD0, PD1, PD2, PD3 which can be selectively powered-up or powered-down. An output circuitry 8 serving to buffer a signal 12 generated by the core circuitry 10 within such a power domain has its own output power supply voltage IOVdd. An adaptive voltage sensing circuit 24 senses when the core power supply voltage to the core circuitry 10 falls below a threshold level and generates a voltage-low signal. If output signal retention has been preselected to be active for the output signal concerned, then the output circuitry 8 responds to the voltage-low signal by maintaining the output signal state (output signal driven low, output signal driven high or output signal in a high impedance drive state). The retention mode is preselected by a on-shot pulse with its value stored within a mode latch 24 indicating whether or not retention is required.
    Type: Application
    Filed: December 13, 2007
    Publication date: June 18, 2009
    Applicant: ARM Limited
    Inventors: Bingda Brandon Wang, George Shing, Puneet Sawhney
  • Patent number: 5539336
    Abstract: A driver circuit has a single feedback transistor in the driver transistor well to provide a momentary feedback from source to gate and maintain conductance of the driver transistor during turnoff of the driver transistor and thus reduce ringing oscillation at the transistor source output. An enable/disable signal is applied to control conduction circuitry and the driver transistor and force the output to a high impedance state when the circuit is disabled. Clocked operation of the driver circuit is provided with circuitry merged with a latch. A terminal for receiving a global i.sub.dd test signal controls circuitry removing power to the driver circuit and applying a ground potential to the driver output in response to the global i.sub.dd test signal.
    Type: Grant
    Filed: May 1, 1995
    Date of Patent: July 23, 1996
    Assignee: LSI Logic Corporation
    Inventors: Trung Nguyen, George Shing, Luong Hung, Gary H. Cheung, Elias Lozano