Patents by Inventor George Simon Taylor

George Simon Taylor has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11797747
    Abstract: Various embodiments provide for determining redundant logic in a circuit design based on one or more enable conditions of clock gates, which can be part of electronic design automation (EDA). In particular, some embodiments use one or more enable conditions (of the clock gates) with a satisfiability solver to determine redundant logic coupled to clock circuit elements gated by the clock gates.
    Type: Grant
    Filed: August 24, 2021
    Date of Patent: October 24, 2023
    Assignee: Cadence Design Systems, Inc.
    Inventors: Matthew David Eaton, George Simon Taylor, Zhuo Li, James Youren, Ji Xu
  • Patent number: 11354480
    Abstract: Various embodiments provide for determining clock gates for decloning based on simulation and a satisfiability solver, which can be part of electronic design automation (EDA). In particular, some embodiments use a simulation process to quickly determine whether enable signals associated with two clock gates are logically equivalent using a random input vector to a circuit design and, if logically equivalent by the simulation process, use a satisfiability solver to determine a variable assignment (e.g., at least one vector) such that the enable signals are found to be non-equivalent.
    Type: Grant
    Filed: June 28, 2021
    Date of Patent: June 7, 2022
    Assignee: Cadence Design Systems, Ine.
    Inventors: Matthew David Eaton, Ji Xu, George Simon Taylor, Zhuo Li