Patents by Inventor Georges Bert

Georges Bert has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9010600
    Abstract: A holster vehicle mount for mounting and securing a holster (such as that used with handguns or other devices) between a steering column and a lower dash panel.
    Type: Grant
    Filed: October 4, 2010
    Date of Patent: April 21, 2015
    Assignee: Gum Creek Customs, LLC
    Inventors: George Bert Gleaton, Jimmy Fred Smallwood, David Glenn Wasson
  • Patent number: 4568843
    Abstract: A bistable logic device, of the RSTT type, operating up to X band. The bistable logic device is organized into three stages: an input stage of four NOR operators (21, 31, 41, 51), a second stage of two OR operators (61, 71) and an output stage of two OR operators (62, 72). Each NOR operator of the input stage drives in parallel an OR operator of the second stage and an OR operator of the output stage. Each of the four OR operators are fed back to an input of one of the four NOR operators of the input stage. The organization in logic NOR/OR form makes it possible to use faster single gate transistors. The present invention may be particularly useful to frequency dividers for interfacing between signals at GHz frequency and measurement and control circuits at MHz frequency.
    Type: Grant
    Filed: June 17, 1983
    Date of Patent: February 4, 1986
    Assignee: Thomson CSF
    Inventors: Maurice Gloanec, Georges Bert, Ernesto Perea
  • Patent number: 4514649
    Abstract: In the field of large-scale-integrated digital GaAs circuits, a high-entrance high-speed logical operator utilizing so-called "quasi-normally-off" Schottky-gate field-effect transistors (MESFETS) having a low threshold voltage. By means of a single very-high-speed logic gate, the operator thus performs AND - NAND - OR functions by utilizing in an input branch a saturable resistive load in series with a pair of quasi-normally-off MESFET's each having a maximum of two Schottky gates, the drains of the transistors being connected to an output transistor of the same type. Two identical portions of circuit are mounted in parallel with an output half-branch comprising a diode in series with another saturable resistive load.
    Type: Grant
    Filed: May 21, 1981
    Date of Patent: April 30, 1985
    Assignee: Thomson-CSF
    Inventors: Gerard Nuzillat, Georges Bert
  • Patent number: 4485316
    Abstract: A high-speed logic inverter, in the form of an integrated circuit, with a single supply source, using field-effect transistors of the "quasi-normally-off" type, and the logic operators having several inputs and several outputs which derive therefrom.One embodiment of the invention starts from an inverter with input, through a diode, on a field-effect transistor gate, and with its output at the source of a field-effect transistor. This basic diagram is added to by providing the input (between supply pole and input terminal) with two pairs of diodes ending at the gates of a dual-gate transistor, and by providing independent outputs obtained by connecting the common drain connected transistor gates to the supply pole distinct from ground.
    Type: Grant
    Filed: June 22, 1981
    Date of Patent: November 27, 1984
    Assignee: Thomson-CSF
    Inventors: Gerard Nuzillat, Tung Pham Ngu, Georges Bert
  • Patent number: 4434379
    Abstract: A logic inverter using field-effect transistors of the "normally off" or "quasi normally off" type with relatively wide tolerance on the threshold voltage. It comprises a first half-stage comprising a field-effect transistor with low threshold voltage, whose source, instead of being connected to ground, is connected to the gate of a second transistor placed in a second half-stage in series with a diode which plays an essential role in the switching of the inverter.
    Type: Grant
    Filed: March 18, 1981
    Date of Patent: February 28, 1984
    Assignee: Thomson-CSF
    Inventor: Georges Bert
  • Patent number: 3955182
    Abstract: A memory cell as required for use in the building of integrated memories, which contains bistable trigger stages formed by two transistors, with a high operational reliability, a low power consumption and an access time of less than 0.01 microseconds for a store of 64 elements, is provided. To this end, low-consumption field-effect transistors are chosen, obtained by the ion implantation of an N-type channel, in order, in each cell, to form, in addition to the two transistors of the trigger stage, a pair of transistors connected as amplifier-followers. The selection of a cell is effected by raising the potential on the word line connected to the sources of the transistors of the trigger stage.
    Type: Grant
    Filed: March 21, 1975
    Date of Patent: May 4, 1976
    Assignee: Thomson-CSF
    Inventor: Georges Bert
  • Patent number: D734706
    Type: Grant
    Filed: February 27, 2014
    Date of Patent: July 21, 2015
    Assignee: GUM CREEK CUSTOMS, LLC
    Inventors: George Bert Gleaton, Jimmy Fred Smallwood, David Glenn Wasson