Patents by Inventor Gerardus Tarcisius Maria Hubert

Gerardus Tarcisius Maria Hubert has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170170131
    Abstract: A semiconductor substrate comprises both vertical interconnects and vertical capacitors with a common dielectric layer. The substrate can be suitably combined with further devices to form an assembly. The substrate can be made in etching treatments including a first step on the one side, and then a second step on the other side of the substrate.
    Type: Application
    Filed: December 21, 2016
    Publication date: June 15, 2017
    Inventors: Freddy ROOZEBOOM, Adrianus Alphonsus Jozef BUIJSMAN, Patrice GAMAND, Antonius Lucien Adrianus Maria KEMMEREN, Gerardus Tarcisius Maria HUBERT
  • Patent number: 9530857
    Abstract: A semiconductor substrate comprises both vertical interconnects and vertical capacitors with a common dielectric layer. The substrate can be suitably combined with further devices to form an assembly. The substrate can be made in etching treatments including a first step on the one side, and then a second step on the other side of the substrate.
    Type: Grant
    Filed: June 11, 2004
    Date of Patent: December 27, 2016
    Assignee: Tessera Advanced Technologies, Inc.
    Inventors: Freddy Roozeboom, Adrianus Alphonsus Jozef Buijsman, Patrice Gamand, Antonius Lucien Adrianus Maria Kemmeren, Gerardus Tarcisius Maria Hubert
  • Patent number: 8738927
    Abstract: In order to further develop an arrangement for as well as a method of protecting at least one data processing device, in particular at least one embedded system, for example at least one chip card or smart card, against at least one attack, in particular against at least one side-channel attack, for example against at least one current trace analysis, the data processing device, in particular at least one integrated circuit of the data processing device, carrying out calculations, in particular cryptographic operations wherein an attack, for example an E[lectro]M[agnetic] radiation attack, or an analysis, for example a D[ifferential]P[ower]A[nalysis], such attack or such analysis in particular targeted on finding out a private key, is to be securely averted, it is proposed to blind all intermediate results of the calculations by at least one random variable, without inverting any operand of the calculations.
    Type: Grant
    Filed: June 23, 2006
    Date of Patent: May 27, 2014
    Assignee: Irdeto B.V.
    Inventor: Gerardus Tarcisius Maria Hubert
  • Publication number: 20100287384
    Abstract: In order to further develop an arrangement for as well as a method of protecting at least one data processing device, in particular at least one embedded system, for example at least one chip card or smart card, against at least one attack, in particular against at least one side-channel attack, for example against at least one current trace analysis, the data processing device, in particular at least one integrated circuit of the data processing device, carrying out calculations, in particular cryptographic operations wherein an attack, for example an E[lectro]M[agnetic] radiation attack, or an analysis, for example a D[ifferential]P[ower]A[nalysis], such attack or such analysis in particular targeted on finding out a private key, is to be securely averted, it is proposed to blind all intermediate results of the calculations by at least one random variable.
    Type: Application
    Filed: June 23, 2006
    Publication date: November 11, 2010
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS, N.V.
    Inventor: Gerardus Tarcisius Maria Hubert
  • Publication number: 20100100748
    Abstract: In order to further develop an arrangement for as well as a method of protecting at least one data processing device, in particular at least one embedded system, for example at least one chip card or smart card, against at least one attack, in particular against at least one side-channel attack, for example against at least one current trace analysis, the data processing device, in particular at least one integrated circuit of the data processing device, carrying out calculations, in particular cryptographic operations wherein an attack, for example an E[lectro]M[agnetic] radiation attack, or an analysis, for example a D[ifferential]P[ower]A[nalysis], such attack or such analysis in particular targeted on finding out a private key, is to be securely averted, it is proposed to blind all intermediate results of the calculations by at least one random variable, without inverting any operand of the calculations.
    Type: Application
    Filed: June 23, 2006
    Publication date: April 22, 2010
    Applicant: KONINKLIJKE PHILIPS ELECTRONICS, N.V.
    Inventor: Gerardus Tarcisius Maria Hubert
  • Publication number: 20090279695
    Abstract: In order to further develop an arrangement for as well as a method of protecting at least one data processing device, in particular at least one embedded system, for example at least one chip card or smart card, against at least one attack, in particular against at least one E[lectro]M[agnetic] radiation attack, the data processing device comprising at least one integrated circuit carrying out calculations, in particular cryptographic operations, wherein E[lectro]M[agnetic] radiation attacks targeted on finding out a private key are to be securely averted, it is proposed to check said calculations with at least one F-proof.
    Type: Application
    Filed: March 1, 2006
    Publication date: November 12, 2009
    Applicant: NXP B.V.
    Inventor: Gerardus Tarcisius Maria Hubert
  • Patent number: 7395295
    Abstract: A multiplier apparatus is arranged for multiplying a first long integer entity with a second long integer entity modulo a prime number. In particular, the comprises a pipelined multiplier core, whilst executing the overall multiplication in Montgomery fashion.
    Type: Grant
    Filed: December 5, 2002
    Date of Patent: July 1, 2008
    Assignee: NXP B.V.
    Inventor: Gerardus Tarcisius Maria Hubert