Patents by Inventor Gerhard Nöbauer

Gerhard Nöbauer has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240413127
    Abstract: A method includes forming a laminate structure including an electrically insulating core layer having a first side and a second side, a first redistribution layer arranged on the first side and a second redistribution layer arranged on the second side, providing a first transistor device and a second transistor device, and providing a control chip, embedding the first transistor device, the second transistor device and the control chip in the core layer, forming a half-bridge circuit that comprises the first transistor device connects to the second transistor device, wherein first sides of the control chip, and one of the first and second transistor devices face towards the first redistribution layer, wherein the second transistor device comprises one or more conductive device that electrically couple gate electrodes at the first side of the second transistor device to a pad arranged on a second side of the second transistor device.
    Type: Application
    Filed: August 20, 2024
    Publication date: December 12, 2024
    Inventors: Angela Kessler, Josef Hoeglauer, Gerhard Noebauer
  • Publication number: 20240355923
    Abstract: A transistor arrangement includes a drift and drain region arranged in a semiconductor body and each connected to a drain node, a plurality of load transistor cells each comprising a source region integrated in a first region of the semiconductor body, a plurality of sense transistor cells each comprising a source region integrated in a second region of the semiconductor body, a first source node electrically connected to the source region of each of the plurality of the load transistor cells via a first source conductor, and a second source node electrically connected to the source region of each of the plurality of the sense transistor cells via a second source conductor, a resistance of the second source conductor is different from a resistance of the first source conductor, and the second source conductor comprises an elongated span with a plurality of meanders in which the connection line reverses its direction.
    Type: Application
    Filed: July 1, 2024
    Publication date: October 24, 2024
    Inventor: Gerhard Noebauer
  • Patent number: 12087740
    Abstract: A method of forming a semiconductor module comprises forming a laminate structure having an electrically insulating core layer with opposing first and second sides, a first redistribution layer arranged on the first side and a second redistribution layer arranged on the second side. First and second transistor devices are coupled to form a half-bridge circuit. Bots transistor devices have a first side at which a cell field is arranged and an opposing second side. A control chip has a first side with contact pads. The transistor devices and control chip are arranged laterally adjacent one another and embedded in the core layer. The first side of the control chip and one transistor device and the second side of the other transistor device face towards the first redistribution layer on the first side of the core layer.
    Type: Grant
    Filed: October 19, 2023
    Date of Patent: September 10, 2024
    Assignee: Infineon Technologies Austria AG
    Inventors: Angela Kessler, Josef Hoeglauer, Gerhard Noebauer
  • Patent number: 12062718
    Abstract: A transistor arrangement includes a drift and drain region arranged in a semiconductor body and each connected to a drain node, a plurality of load transistor cells each comprising a source region integrated in a first region of the semiconductor body, a plurality of sense transistor cells each comprising a source region integrated in a second region of the semiconductor body, a first source node electrically connected to the source region of each of the plurality of the load transistor cells via a first source conductor, and a second source node electrically connected to the source region of each of the plurality of the sense transistor cells via a second source conductor, and wherein a resistance of the second source conductor is different from a resistance of the first source conductor.
    Type: Grant
    Filed: January 4, 2023
    Date of Patent: August 13, 2024
    Assignee: Infineon Technologies Austria AG
    Inventor: Gerhard Noebauer
  • Publication number: 20240258213
    Abstract: A method for manufacturing a semiconductor package includes: providing a leadframe having component positions each of which includes a die pad; providing semiconductor dies each having a first power electrode on a first main surface and a second power electrode on a second main surface; mounting a respective semiconductor die onto the die pad of a respective component position of the leadframe such that the first power electrode is attached to the die pad; mounting a clip onto the dies such that the clip is attached to a respective second power electrode; embedding at least the side faces of the dies and inner surfaces of the leadframe and clip in a mold compound to form a subassembly; and cutting through the clip and leadframe at positions between neighbouring component positions.
    Type: Application
    Filed: April 8, 2024
    Publication date: August 1, 2024
    Inventors: Sergey Yuferev, Josef Hoeglauer, Gerhard Noebauer, Hao Zhuang
  • Patent number: 12009290
    Abstract: A semiconductor module is provided that includes a low side switch, a high side switch and a control chip. The low side switch and the high side switch are arranged laterally adjacent one another and coupled by a switch node connector to form a half bridge circuit. The switch node connector includes two or more branches that have an arrangement with respect to the low side switch and to the high side switch and that each have a cross-sectional area.
    Type: Grant
    Filed: April 18, 2023
    Date of Patent: June 11, 2024
    Assignee: Infineon Technologies Austria AG
    Inventors: Sergey Yuferev, Robert Fehler, Angela Kessler, Gerhard Noebauer, Petteri Palm
  • Patent number: 11978692
    Abstract: A semiconductor package includes a semiconductor die having opposing first and second main surfaces, a first power electrode on the first main surface and a second power electrode on the second main surface, a first lead having an inner surface attached to the first power electrode and a distal end having a first protruding side face extending substantially perpendicularly to the first main surface of the die, a second lead having an inner surface attached to the second power electrode and a distal end having a second protruding side face extending substantially perpendicularly to the second main surface of the die, and a mold compound enclosing at least part of the die and at least part of the first and second leads. The first lead includes a recess positioned in an edge of the inner surface. The second lead includes a recess positioned in an edge of the inner surface.
    Type: Grant
    Filed: September 10, 2021
    Date of Patent: May 7, 2024
    Assignee: Infineon Technologies Austria AG
    Inventors: Sergey Yuferev, Josef Hoeglauer, Gerhard Noebauer, Hao Zhuang
  • Patent number: 11973071
    Abstract: In an embodiment, a semiconductor module includes a low side switch and a high side switch. The low side switch and the high side switch are arranged laterally adjacent one another and coupled in series between a ground package pad and a voltage input (VIN) package pad of the semiconductor module and form a half bridge configuration having an output node. The semiconductor module further includes a first capacitor pad coupled to ground potential and a second capacitor pad coupled to a VIN potential. The first capacitor pad is arranged vertically above the low side switch and the second capacitor pad is arranged vertically above the high side switch.
    Type: Grant
    Filed: May 4, 2021
    Date of Patent: April 30, 2024
    Assignee: Infineon Technologies Austria AG
    Inventors: Gerhard Noebauer, Sergey Yuferev
  • Patent number: 11973016
    Abstract: A semiconductor device includes a semiconductor die having a vertical transistor device with a source electrode, a drain electrode and a gate electrode, the semiconductor die having a first surface and a second surface opposing the first surface. A first metallization structure is located on the first surface and includes at least one source pad coupled to the source electrode, at least one drain pad coupled to the drain electrode and at least one gate pad coupled to the gate electrode, A second metallization structure is electrically insulated from the semiconductor die by the electrically insulating layer.
    Type: Grant
    Filed: April 29, 2020
    Date of Patent: April 30, 2024
    Assignee: Infineon Technologies Austria AG
    Inventors: Elvir Kahrimanovic, Gerhard Noebauer, Oliver Blank, Alessandro Ferrara
  • Publication number: 20240072785
    Abstract: An electronic circuit and a method are disclosed. The electronic circuit includes: a first transistor device having a load path between a first load path node and a second load path node; and a clamping circuit connected to the load path of the first transistor device. The clamping circuit includes: a second transistor device having a load path connected in parallel with the load path of the first transistor device, and a control node; and a drive circuit configured to drive the second transistor device. The drive circuit includes a clamping element and a resistor connected in series between the first and second load path nodes of the first transistor device. The drive circuit is configured to drive the second transistor device dependent on a voltage across the resistor. The first transistor device and the clamping circuit are integrated in a same semiconductor die.
    Type: Application
    Filed: August 9, 2023
    Publication date: February 29, 2024
    Inventors: Adrian Finney, Oliver Blank, Gerhard Prechtl, Dirk Ahlers, Gerhard Nöbauer, Marius Aurel Bodea, Joachim Schönle, Oliver Häberlen
  • Patent number: 11901355
    Abstract: In an embodiment, a semiconductor device includes: a main transistor having a load path; a sense transistor configured to sense a main current flowing in the load path of the main transistor; and a bypass diode structure configured to protect the sense transistor and electrically coupled in parallel with the sense transistor. A sense transistor cell of the sense transistor includes a sense trench and a sense mesa. The sense trench and a bypass diode trench of the bypass diode structure form a common trench. The sense mesa and a bypass diode mesa of the bypass diode structure form a common mesa.
    Type: Grant
    Filed: December 21, 2022
    Date of Patent: February 13, 2024
    Assignee: Infineon Technologies Austria AG
    Inventors: Gerhard Noebauer, Florian Gasser
  • Publication number: 20240047431
    Abstract: A method of forming a semiconductor module comprises forming a laminate structure having an electrically insulating core layer with opposing first and second sides, a first redistribution layer arranged on the first side and a second redistribution layer arranged on the second side. First and second transistor devices are coupled to form a half-bridge circuit. Bots transistor devices have a first side at which a cell field is arranged and an opposing second side. A control chip has a first side with contact pads. The transistor devices and control chip are arranged laterally adjacent one another and embedded in the core layer. The first side of the control chip and one transistor device and the second side of the other transistor device face towards the first redistribution layer on the first side of the core layer.
    Type: Application
    Filed: October 19, 2023
    Publication date: February 8, 2024
    Inventors: Angela Kessler, Josef Hoeglauer, Gerhard Noebauer
  • Patent number: 11876041
    Abstract: In some embodiments, a semiconductor device includes a semiconductor die including a vertical transistor device having a source electrode, a drain electrode and a gate electrode, the semiconductor die having a first surface and a metallization structure. The metallization structure includes a first conductive layer above the first surface, a first insulating layer above the first conductive layer, a second conductive layer above the first insulating layer, a second insulating layer above the second conductive layer and a third conductive layer above the second insulting layer. The third conductive layer includes at least one source pad electrically coupled to the source electrode, at least one drain pad electrically coupled to the drain electrode and at least one gate pad electrically coupled to the gate electrode.
    Type: Grant
    Filed: December 20, 2021
    Date of Patent: January 16, 2024
    Assignee: Infineon Technologies Austria AG
    Inventors: Oliver Blank, Gerhard Noebauer
  • Patent number: 11817430
    Abstract: A semiconductor module includes a laminate structure having an electrically insulating core layer with opposing first and second sides, a first redistribution layer arranged on the first side and a second redistribution layer arranged on the second side. First and second transistor devices are coupled to form a half-bridge circuit. Both transistor devices have a first side at which a cell field is arranged and an opposing second side. A control chip has a first side with contact pads. The transistor devices and control chip are arranged laterally adjacent one another and embedded in the core layer. The first side of the control chip and one transistor device and the second side of the other transistor device face towards the first redistribution layer on the first side of the core layer.
    Type: Grant
    Filed: September 21, 2021
    Date of Patent: November 14, 2023
    Assignee: Infineon Technologies Austria AG
    Inventors: Angela Kessler, Josef Hoeglauer, Gerhard Noebauer
  • Publication number: 20230253304
    Abstract: A semiconductor module is provided that includes a low side switch, a high side switch and a control chip. The low side switch and the high side switch are arranged laterally adjacent one another and coupled by a switch node connector to form a half bridge circuit. The switch node connector includes two or more branches that have an arrangement with respect to the low side switch and to the high side switch and that each have a cross-sectional area.
    Type: Application
    Filed: April 18, 2023
    Publication date: August 10, 2023
    Inventors: Sergey Yuferev, Robert Fehler, Angela Kessler, Gerhard Noebauer, Petteri Palm
  • Publication number: 20230208301
    Abstract: Disclosed is an electronic circuit. The electronic circuit includes a first transistor device, a second transistor device, and a third transistor device, each having a control node and a load path. The electronic circuit further includes a drive circuit. The load paths of the first and second transistor devices are connected in parallel, the load path of the third transistor device is connected in series with the load paths of the first and second transistor devices, and the first transistor device and the second transistor device are integrated in a common semiconductor body. The drive circuit is configured, based on a control signal, to successively switch on the first transistor device and the second transistor device, so that the second transistor device is switched on when the first transistor device is in an on-state.
    Type: Application
    Filed: December 19, 2022
    Publication date: June 29, 2023
    Inventor: Gerhard Nöbauer
  • Patent number: 11664304
    Abstract: A semiconductor module is provided that includes a low side switch, a high side switch and a control chip. The low side switch and the high side switch are arranged laterally adjacent one another and coupled by a switch node connector to form a half bridge circuit. The switch node connector includes two or more branches that have an arrangement with respect to the low side switch and to the high side switch and that each have a cross-sectional area. The arrangement and the cross-sectional area of the two or more branches are selected so as to homogenise the current density distribution within the switch node connector.
    Type: Grant
    Filed: October 5, 2021
    Date of Patent: May 30, 2023
    Assignee: Infineon Technologies Austria AG
    Inventors: Sergey Yuferev, Robert Fehler, Angela Kessler, Gerhard Noebauer, Petteri Palm
  • Publication number: 20230143329
    Abstract: A transistor arrangement includes a drift and drain region arranged in a semiconductor body and each connected to a drain node, a plurality of load transistor cells each comprising a source region integrated in a first region of the semiconductor body, a plurality of sense transistor cells each comprising a source region integrated in a second region of the semiconductor body, a first source node electrically connected to the source region of each of the plurality of the load transistor cells via a first source conductor, and a second source node electrically connected to the source region of each of the plurality of the sense transistor cells via a second source conductor, and wherein a resistance of the second source conductor is different from a resistance of the first source conductor.
    Type: Application
    Filed: January 4, 2023
    Publication date: May 11, 2023
    Inventor: Gerhard Noebauer
  • Publication number: 20230120226
    Abstract: In an embodiment, a semiconductor device includes: a main transistor having a load path; a sense transistor configured to sense a main current flowing in the load path of the main transistor; and a bypass diode structure configured to protect the sense transistor and electrically coupled in parallel with the sense transistor. A sense transistor cell of the sense transistor includes a sense trench and a sense mesa. The sense trench and a bypass diode trench of the bypass diode structure form a common trench. The sense mesa and a bypass diode mesa of the bypass diode structure form a common mesa.
    Type: Application
    Filed: December 21, 2022
    Publication date: April 20, 2023
    Inventors: Gerhard Noebauer, Florian Gasser
  • Patent number: 11581369
    Abstract: The application relates to a semiconductor switch element, including: a first vertical transistor device formed in a substrate and having a source region formed on a first side of the substrate and a drain region formed on a second side of the substrate vertically opposite to the first side; a second vertical transistor device formed laterally aside the first vertical transistor device in the same substrate and having a source region formed on the first side of the substrate and a drain region formed on the second side of the substrate; a conductive element arranged on the second side of the substrate and electrically connecting the drain regions of the vertical transistor devices; and a trench extending vertically into the substrate at the second side of the substrate, wherein at least a part of the conductive element is arranged in the trench.
    Type: Grant
    Filed: December 10, 2020
    Date of Patent: February 14, 2023
    Assignee: Infineon Technologies Austria AG
    Inventors: Sylvain Leomant, Gerhard Noebauer, Thomas Oszinda, Christian Gruber, Sergey Ananiev