Patents by Inventor Geun-Sook Park

Geun-Sook Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8050091
    Abstract: An electrically erasable and programmable read-only memory (EEPROM) is provided. The EEPROM includes a semiconductor substrate including spaced apart first, second and third active regions, a common floating gate traversing over the first through third active regions, source/drain regions formed in the third active region on opposite sides of the floating gate, a first interconnect connected to the first active region, a second interconnect connected to the second active region, and a third interconnect connected to either one of the source/drain regions.
    Type: Grant
    Filed: August 18, 2009
    Date of Patent: November 1, 2011
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Geun-sook Park, Sang-bae Yi, Soo-cheol Lee, Ho-ik Hwang, Tae-jung Lee
  • Publication number: 20090310427
    Abstract: In one aspect, an electrically erasable and programmable read-only memory (EEPROM) is provided. The EEPROM includes a semiconductor substrate including spaced apart first, second and third active regions, a common floating gate traversing over the first through third active regions, source/drain regions formed in the third active region on opposite sides of the floating gate, a first interconnect connected to the first active region, a second interconnect connected to the second active region, and a third interconnect connected to either one of the source/drain regions.
    Type: Application
    Filed: August 18, 2009
    Publication date: December 17, 2009
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Geun-sook PARK, Sang-bae YI, Soo-cheol LEE, Ho-ik HWANG, Tae-jung LEE
  • Patent number: 7593261
    Abstract: An electrically erasable and programmable read-only memory (EEPROM) is provided. The EEPROM includes a semiconductor substrate including spaced apart first, second and third active regions, a common floating gate traversing over the first through third active regions, source/drain regions formed in the third active region on opposite sides of the floating gate, a first interconnect connected to the first active region, a second interconnect connected to the second active region, and a third interconnect connected to either one of the source/drain regions.
    Type: Grant
    Filed: December 22, 2006
    Date of Patent: September 22, 2009
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Geun-sook Park, Sang-bae Yi, Soo-cheol Lee, Ho-ik Hwang, Tae-jung Lee
  • Publication number: 20080293205
    Abstract: A method of forming a metal silicide layer includes sequentially forming a metal layer and a first capping layer on a substrate, performing a first heat treatment on the substrate to cause the substrate to react to the metal layer, removing the first, capping layer and an unreacted metal layer, forming a second capping layer on the substrate, and performing a second heat treatment on the substrate to form a metal silicide layer on the substrate.
    Type: Application
    Filed: May 22, 2008
    Publication date: November 27, 2008
    Inventors: Oh-Kyum KWON, Bum-Seok KIM, Geun-Sook PARK, Joon-Suk OH, Hye-Young PARK, Min-Jun CHOI
  • Publication number: 20070148851
    Abstract: A method of programming an EEPROM including a first active region, a second active region and a third active region located separately in a semiconductor substrate, a common floating gate above and intersecting the active regions, first impurity regions located at both sides of the common floating gate in the first active region, second impurity regions located at both sides of the common floating gate in the second active regions and third impurity region, located at both sides of the common floating gate in the third active region. The method includes: applying a programming voltage to the first impurity regions in the first active region and the third impurity regions in the third active region; and applying a ground voltage to the second impurity regions in the second active region.
    Type: Application
    Filed: December 8, 2006
    Publication date: June 28, 2007
    Inventors: Myung-hee Kim, Geun-sook Park, Sang-bae Yi, Ho-ik Hwang, Hye-young Park
  • Publication number: 20070145467
    Abstract: An EEPROM includes a semiconductor substrate and a device isolation region defining first, second and third active regions in the semiconductor substrate. The EEPROM also includes at least one first insulation region in at least one first trench in the first active region. A floating gate insulation layer is disposed on the at least one first insulation region and the first, second and third active regions and a floating gate conduction layer is disposed on the floating gate insulation layer. Impurity-containing regions may be disposed in each of the first, second and third active regions at respective sides of the floating gate conduction layer. The floating gate insulation layer may include at least one thinned portion proximate the at least one first insulation region, which may aid Fowler-Nordheim tunneling at this site.
    Type: Application
    Filed: October 3, 2006
    Publication date: June 28, 2007
    Inventors: Geun-sook Park, Byung-sun Kim, Sang-bae Yi, Ho-ik Hwang, Myung-hee Kim, Hye-young Park
  • Publication number: 20070145459
    Abstract: In one aspect, an electrically erasable and programmable read-only memory (EEPROM) is provided. The EEPROM includes a semiconductor substrate including spaced apart first, second and third active regions, a common floating gate traversing over the first through third active regions, source/drain regions formed in the third active region on opposite sides of the floating gate, a first interconnect connected to the first active region, a second interconnect connected to the second active region, and a third interconnect connected to either one of the source/drain regions.
    Type: Application
    Filed: December 22, 2006
    Publication date: June 28, 2007
    Inventors: Geun-sook Park, Sang-bae Yi, Soo-cheol Lee, Ho-ik Hwang, Tae-jung Lee
  • Patent number: 6534370
    Abstract: The present invention is a method for fabricating a semiconductor device having an elevated source/drain scheme which includes the steps of: forming a first photoresist film on a top surface of a semiconductor substrate; forming a second photoresist film on the first photoresist film; forming the second photoresist film; forming a second photoresist film pattern so that a portion corresponding to a field region has a first opening and a region in which a gate electrode is to be formed has a second opening by exposing the second photoresist film to a first light, thereby developing the second photoresist film; forming a first photoresist film pattern so that a portion corresponding to the field region has a third opening by exposing the first photoresist film to a second light, thereby developing the first photoresist film; forming a first trench at the first opening position and a second trench at the second opening position on the semiconductor substrate by etching the semiconductor substrate using the first
    Type: Grant
    Filed: February 6, 2001
    Date of Patent: March 18, 2003
    Assignee: Hyundai Electronics Industries Co., Ltd.
    Inventor: Geun-Sook Park
  • Publication number: 20020022327
    Abstract: The present invention is a method for fabricating a semiconductor device having an elevated source/drain scheme which includes the steps of: forming a first photoresist film on a top surface of a semiconductor substrate; forming a second photoresist film on the first photoresist film; forming the second photoresist film; forming a second photoresist film pattern so that a portion corresponding to a field region has a first opening and a region in which a gate electrode is to be formed has a second opening by exposing the second photoresist film to a first light, thereby developing the second photoresist film; forming a first photoresist film pattern so that a portion corresponding to the field region has a third opening by exposing the first photoresist film to a second light, thereby developing the first photoresist film; forming a first trench at the first opening position and a second trench at the second opening position on the semiconductor substrate by etching the semiconductor substrate using the first
    Type: Application
    Filed: February 6, 2001
    Publication date: February 21, 2002
    Applicant: Hyundai Electronics Industries Co., Ltd.
    Inventor: Geun-Sook Park