Patents by Inventor Gin-Liang Chen

Gin-Liang Chen has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6845052
    Abstract: The present invention provides a dual reference cell sensing scheme for non-volatile memory. A high voltage reference cell and a low voltage reference cell are individually coupled to two sense amplifiers for providing two distinct reference voltages for comparison against the memory cell voltage. The output of the two sense amplifiers is further connected to a second stage sense amplifier to determine the status of the memory. The dual reference cell sensing scheme provides an increased sensing window which increases performance under low voltage application. The dual reference cell sensing scheme can be implemented by either voltage-based, current-based, or ground.
    Type: Grant
    Filed: May 30, 2003
    Date of Patent: January 18, 2005
    Assignee: Macronix International Co., Ltd.
    Inventors: Hsin-Yi Ho, Nai-Ping Kuo, Chun-Hsiung Hung, Gin-Liang Chen, Wen-Chiao Ho, Ho-Chun Liou
  • Publication number: 20040264249
    Abstract: The present invention provides a dual reference cell sensing scheme for non-volatile memory. A high voltage reference cell and a low voltage reference cell are individually coupled to two sense amplifiers for providing two distinct reference voltages for comparison against the memory cell voltage. The output of the two sense amplifiers is further connected to a second stage sense amplifier to determine the status of the memory. The dual reference cell sensing scheme provides an increased sensing window which increases performance under low voltage application. The dual reference cell sensing scheme can be implemented by either voltage-based, current-based, or ground.
    Type: Application
    Filed: May 30, 2003
    Publication date: December 30, 2004
    Inventors: HSIN-YI HO, NAI-PING KUO, CHUN-HSIUNG HUNG, GIN-LIANG CHEN, WEN-CHIAO HO, HO-CHUN LIOU
  • Patent number: 6563735
    Abstract: A NOR-structured semiconductor memory device with a novel configuration of bit line connection is disclosed. The NOR-structured semiconductor memory device comprises a semiconductor memory cell array electrically connected to a plurality of bit lines. The plurality of bit lines are divided into at least four bit line groups. At least two bit lines of each bit line group are coupled to a main bit line through at least two bit line transistors, respectively. Furthermore, the bit lines of the NOR-structured semiconductor memory device are arranged in such a way that at least four adjacent bit lines thereof are selected from four different bit line groups and coupled to four different main bit lines, respectively. During a programming or data reading operation, two adjacent bit lines of the four adjacent bit lines are supplied with a programming voltage or sense current while the other two adjacent bit lines are grounded.
    Type: Grant
    Filed: April 4, 2002
    Date of Patent: May 13, 2003
    Assignee: Macronix International Co., Ltd.
    Inventors: Hsin-Chien Chen, Gin-Liang Chen, Hsin-Yi Ho, Chun-Hsiung Hung, Ho-Chun Liou