Patents by Inventor Giri N Rangan

Giri N Rangan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9698968
    Abstract: System, method and computer program product for setting phase control codes to (in-phase) I and (quadrature) Q rotators to a first code pair, different by enough to produce a phase difference between the rotator outputs sufficient to be detected with minimal error by a phase-to-voltage converter. Auxiliary trim DACs are then adjusted according to calibration logic until a comparator output detects a phase difference between the I and Q rotators are within tolerable limits. The resulting trim codes are stored for both the codes in the pair. These trim codes along with the main codes are subsequently applied whenever the codes are used thereafter. These steps are repeated with each successive code pair having the same separation as the first code pair, e.g. both incremented by same amount until all codes have been calibrated. In this manner having the phase separation between all code pairs forced to the same value.
    Type: Grant
    Filed: March 2, 2016
    Date of Patent: July 4, 2017
    Assignee: International Business Machines Corporation
    Inventors: Anthony R. Bonaccio, Timothy C. Buchholtz, Rajesh Cheeranthodi, Giri N. Rangan, Sergey V. Rylov
  • Publication number: 20170046470
    Abstract: Approaches for a process design kit (PDK) for designing or manufacturing an integrated circuit with a hierarchical parameterized cell (PCELL) are provided. The PDK includes at least one model parameter which indicates a layout technique of the hierarchical PCELL, at least one hierarchical PCELL parameter which indicates at least one of the layout technique of the hierarchical PCELL and a parasitic characteristic of the hierarchical PCELL, and at least one layout vs. schematic (LVS) parameter which indicates the layout technique of the hierarchical PCELL. The hierarchical PCELL includes a pair of matching transistors. The PDK is configured to simulate and output mismatch characteristics and local variation characteristics of the hierarchical PCELL based on the at least one model parameter, the at least one hierarchical PCELL, and the at least one LVS parameter.
    Type: Application
    Filed: August 14, 2015
    Publication date: February 16, 2017
    Inventors: Radhika ALLAMRAJU, Santhosh MADHAVAN, Umashankar MAHALINGAM, Shrinivas J. PANDHARPURE, Giri N. RANGAN, Ashwin SRINIVAS
  • Publication number: 20160182216
    Abstract: System, method and computer program product for setting phase control codes to (in-phase) I and (quadrature) Q rotators to a first code pair, different by enough to produce a phase difference between the rotator outputs sufficient to be detected with minimal error by a phase-to-voltage converter. Auxiliary trim DACs are then adjusted according to calibration logic until a comparator output detects a phase difference between the I and Q rotators are within tolerable limits. The resulting trim codes are stored for both the codes in the pair. These trim codes along with the main codes are subsequently applied whenever the codes are used thereafter. These steps are repeated with each successive code pair having the same separation as the first code pair, e.g. both incremented by same amount until all codes have been calibrated. In this manner having the phase separation between all code pairs forced to the same value.
    Type: Application
    Filed: March 2, 2016
    Publication date: June 23, 2016
    Inventors: Anthony R. Bonaccio, Timothy C. Buchholtz, Rajesh Cheeranthodi, Giri N. Rangan, Sergey V. Rylov
  • Patent number: 9306729
    Abstract: System, method and computer program product for setting phase control codes to (in-phase) I and (quadrature) Q rotators to a first code pair, different by enough to produce a phase difference between the rotator outputs sufficient to be detected with minimal error by a phase-to-voltage converter. Auxiliary trim DACs are then adjusted according to calibration logic until a comparator output detects a phase difference between the I and Q rotators are within tolerable limits. The resulting trim codes are stored for both the codes in the pair. These trim codes along with the main codes are subsequently applied whenever the codes are used thereafter. These steps are repeated with each successive code pair having the same separation as the first code pair, e.g. both incremented by same amount until all codes have been calibrated. In this manner having the phase separation between all code pairs forced to the same value.
    Type: Grant
    Filed: January 14, 2014
    Date of Patent: April 5, 2016
    Assignee: International Business Machines Corporation
    Inventors: Anthony R. Bonaccio, Timothy C. Buchholtz, Rajesh Cheeranthodi, Giri N. Rangan, Sergey V. Rylov
  • Publication number: 20150200765
    Abstract: System, method and computer program product for setting phase control codes to (in-phase) I and (quadrature) Q rotators to a first code pair, different by enough to produce a phase difference between the rotator outputs sufficient to be detected with minimal error by a phase-to-voltage converter. Auxiliary trim DACs are then adjusted according to calibration logic until a comparator output detects a phase difference between the I and Q rotators are within tolerable limits. The resulting trim codes are stored for both the codes in the pair. These trim codes along with the main codes are subsequently applied whenever the codes are used thereafter. These steps are repeated with each successive code pair having the same separation as the first code pair, e.g. both incremented by same amount until all codes have been calibrated. In this manner having the phase separation between all code pairs forced to the same value.
    Type: Application
    Filed: January 14, 2014
    Publication date: July 16, 2015
    Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION
    Inventors: Anthony R. Bonaccio, Timothy C. Buchholtz, Rajesh Cheeranthodi, Giri N. Rangan, Sergey V. Rylov
  • Patent number: 6147634
    Abstract: A method and apparatus for digital to analog signal conversions with reduced noise include processing that begins by receiving a digital signal and filtering the digital signal to produce a filtered digital signal. The filtering is tuned to attenuate components of the digital signal having frequencies near one-half the sampling rate frequency and to pass other components of the digital signal having frequencies away from one-half the sampling rate frequency. The filtered signals are then converted to analog signals based on a clock signal having a sampling rate frequency and a voltage reference.
    Type: Grant
    Filed: December 15, 1998
    Date of Patent: November 14, 2000
    Assignee: Sigmatel, Inc.
    Inventors: Giri N Rangan, Mathew A Rybicki