Patents by Inventor Giuseppe Patti

Giuseppe Patti has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11063027
    Abstract: A semiconductor die includes a structural body that has a power region and a peripheral region surrounding the power region. At least one power device is positioned in the power region. Trench-insulation means extend in the structural body starting from the front side towards the back side along a first direction, adapted to hinder conduction of heat from the power region towards the peripheral region along a second direction orthogonal to the first direction. The trench-insulation means have an extension, in the second direction, greater than the thickness of the structural body along the first direction.
    Type: Grant
    Filed: January 27, 2020
    Date of Patent: July 13, 2021
    Assignee: STMICROELECTRONICS S.r.l.
    Inventors: Davide Giuseppe Patti, Mario Antonio Aleo
  • Publication number: 20210183849
    Abstract: Power MOS device, in which a power MOS transistor has a drain terminal that is coupled to a power supply node, a gate terminal that is coupled to a drive node and a source terminal that is coupled to a load node. A detection MOS transistor has a drain terminal that is coupled to a detection node, a gate terminal that is coupled to the drive node and a source terminal that is coupled to the load node. A detection resistor has a first terminal coupled to the power supply node and a second terminal coupled to the detection node.
    Type: Application
    Filed: February 23, 2021
    Publication date: June 17, 2021
    Applicant: STMicroelectronics S.r.l.
    Inventor: Davide Giuseppe PATTI
  • Publication number: 20210159309
    Abstract: In various embodiments, the present disclosure provides capacitors and methods of forming capacitors. In one embodiment, a capacitor includes a substrate, a first electrode on the substrate, a second electrode, and a first dielectric layer. A portion of the first electrode is exposed in a contact region. The first dielectric layer includes a first dielectric region between the first electrode and the second electrode, and a second dielectric region between the first dielectric region and the contact region. The second dielectric region is contiguous to the first dielectric region, and a surface of the second dielectric region defines a surface path between the first electrode and the contact region. The second dielectric region has a plurality of grooves that increase a spatial extension of said surface path.
    Type: Application
    Filed: February 8, 2021
    Publication date: May 27, 2021
    Inventors: Davide Giuseppe PATTI, Giuseppina VALVO, DelfoNunziato SANFILIPPO
  • Publication number: 20210091219
    Abstract: Embodiments are directed to high electron mobility transistor (HEMT) devices and methods. One such HEMT device includes a substrate having a first surface, and first and second heterostructures on the substrate and facing each other. Each of the first and second heterostructures includes a first semiconductor layer on the first surface of the substrate, a second semiconductor layer on the first surface of the substrate, and a two-dimensional electrode gas (2DEG) layer between the first and second semiconductor layers. A doped semiconductor layer is disposed between the first and second heterostructures, and a source contact is disposed on the first heterostructure and the second heterostructure.
    Type: Application
    Filed: September 21, 2020
    Publication date: March 25, 2021
    Inventor: Davide Giuseppe PATTI
  • Patent number: 10943896
    Abstract: Power MOS device, in which a power MOS transistor has a drain terminal that is coupled to a power supply node, a gate terminal that is coupled to a drive node and a source terminal that is coupled to a load node. A detection MOS transistor has a drain terminal that is coupled to a detection node, a gate terminal that is coupled to the drive node and a source terminal that is coupled to the load node. A detection resistor has a first terminal coupled to the power supply node and a second terminal coupled to the detection node.
    Type: Grant
    Filed: April 27, 2018
    Date of Patent: March 9, 2021
    Assignee: STMicroelectronics S.r.l.
    Inventor: Davide Giuseppe Patti
  • Patent number: 10916622
    Abstract: In various embodiments, the present disclosure provides capacitors and methods of forming capacitors. In one embodiment, a capacitor includes a substrate, a first electrode on the substrate, a second electrode, and a first dielectric layer. A portion of the first electrode is exposed in a contact region. The first dielectric layer includes a first dielectric region between the first electrode and the second electrode, and a second dielectric region between the first dielectric region and the contact region. The second dielectric region is contiguous to the first dielectric region, and a surface of the second dielectric region defines a surface path between the first electrode and the contact region. The second dielectric region has a plurality of grooves that increase a spatial extension of said surface path.
    Type: Grant
    Filed: September 27, 2018
    Date of Patent: February 9, 2021
    Assignee: STMicroelectronics S.r.l.
    Inventors: Davide Giuseppe Patti, Giuseppina Valvo, DelfoNunziato Sanfilippo
  • Publication number: 20200395240
    Abstract: A technique to make silicon oxide regions from porous silicon and related semiconductor structures is disclosed. The porous silicon is made in situ by anodizing P doped silicon regions. Thus, the shape and profile of the oxide regions may be controlled by controlling the shape and profile of the P doped silicon regions.
    Type: Application
    Filed: August 24, 2020
    Publication date: December 17, 2020
    Inventors: Simone Dario MARIANI, Fabrizio Fausto Renzo TOIA, Marco SAMBI, Davide Giuseppe PATTI, Marco MORELLI, Giuseppe BARILLARO
  • Patent number: 10796942
    Abstract: A technique to make silicon oxide regions from porous silicon and related semiconductor structures are disclosed. The porous silicon is made in situ by anodizing P doped silicon regions. Thus, the shape and profile of the oxide regions may be controlled by controlling the shape and profile of the P doped silicon regions.
    Type: Grant
    Filed: August 20, 2018
    Date of Patent: October 6, 2020
    Assignee: STMICROELECTRONICS S.r.l.
    Inventors: Simone Dario Mariani, Fabrizio Fausto Renzo Toia, Marco Sambi, Davide Giuseppe Patti, Marco Morelli, Giuseppe Barillaro
  • Publication number: 20200243496
    Abstract: A semiconductor die includes a structural body that has a power region and a peripheral region surrounding the power region. At least one power device is positioned in the power region. Trench-insulation means extend in the structural body starting from the front side towards the back side along a first direction, adapted to hinder conduction of heat from the power region towards the peripheral region along a second direction orthogonal to the first direction. The trench-insulation means have an extension, in the second direction, greater than the thickness of the structural body along the first direction.
    Type: Application
    Filed: January 27, 2020
    Publication date: July 30, 2020
    Inventors: Davide Giuseppe PATTI, Mario Antonio ALEO
  • Publication number: 20200243518
    Abstract: The power device is formed by a D-mode HEMT and by a MOSFET in cascade to each other and integrated in a chip having a base body and a heterostructure layer on the base body. The D-mode HEMT includes a channel area formed in the heterostructure layer; the MOSFET includes a first and a second conduction region formed in the base body, and an insulated-gate region formed in the heterostructure layer, laterally and electrically insulated from the D-mode HEMT. A first metal region extends through the heterostructure layer, laterally to the channel area and in electrical contact with the channel area and the first conduction region.
    Type: Application
    Filed: January 29, 2020
    Publication date: July 30, 2020
    Inventor: Davide Giuseppe PATTI
  • Publication number: 20200058540
    Abstract: A technique to make silicon oxide regions from porous silicon and related semiconductor structures are disclosed. The porous silicon is made in situ by anodizing P doped silicon regions. Thus, the shape and profile of the oxide regions may be controlled by controlling the shape and profile of the P doped silicon regions.
    Type: Application
    Filed: August 20, 2018
    Publication date: February 20, 2020
    Inventors: Simone Dario MARIANI, Fabrizio Fausto Renzo TOIA, Marco SAMBI, Davide Giuseppe PATTI, Marco MORELLI, Giuseppe BARILLARO
  • Publication number: 20200027980
    Abstract: A field effect transistor has a semiconductor layer with a top surface extending in a horizontal plane, and an active area defined in which are trench gate regions, which extend in depth with respect to the top surface and have an insulating coating layer and a conductive inner layer, and source regions, adjacent to the trench gate regions so as to form a conductive channel extending vertically. The trench gate regions have a plurality of first gate regions, which extend in length in the form of stripes through the active area along a first direction of the horizontal plane, and moreover a plurality of second gate regions, which extend in length in the form of stripes through the same active area along a second direction of the horizontal plane, orthogonal to, and crossing, the first gate regions. In particular, the first gate regions and second gate regions cross in the active area, joining with a non-zero curvature radius.
    Type: Application
    Filed: July 22, 2019
    Publication date: January 23, 2020
    Inventors: Salvatore PRIVITERA, Davide Giuseppe PATTI
  • Publication number: 20190221652
    Abstract: A vertical-conduction semiconductor electronic device includes: a semiconductor body; a body region in the semiconductor body; a source terminal in the body region; a drain terminal spatially opposite to the source region; and a trench gate extending in depth in the semiconductor body through the body region and the source region. The trench gate includes a dielectric region of porous silicon oxide buried in the semiconductor body, and a gate conductive region extending between the dielectric region of porous silicon oxide and the first side.
    Type: Application
    Filed: January 14, 2019
    Publication date: July 18, 2019
    Inventors: Davide Giuseppe PATTI, Marco SAMBI, Fabrizio Fausto Renzo TOIA, Simone Dario MARIANI, Elisabetta PIZZI, Giuseppe BARILLARO
  • Patent number: 10345158
    Abstract: An integrated electronic device including an electronic component and a temperature transducer formed in a first die. The temperature transducer including a first diode and a second diode which are connected in antiparallel.
    Type: Grant
    Filed: December 3, 2015
    Date of Patent: July 9, 2019
    Assignee: STMicroelectronics S.r.l.
    Inventors: Lorenzo Maurizio Selgi, Davide Giuseppe Patti
  • Publication number: 20190124457
    Abstract: Described herein are systems and methods for reliably detecting of the presence or absence of accessories and other components connected to an external electrical device or connector. A low-cost detection circuit reliably distinguishes between a compromised connector and the presence of an actual device, thereby, preventing false detection scenarios. In various embodiments, the detection circuit accomplishes this by using a zero-crossing detector and/or a digital signal, which serves as a measure of impedance, to detect, within an identification period, the presence of the external device.
    Type: Application
    Filed: October 23, 2018
    Publication date: April 25, 2019
    Applicant: Maxim Integrated Products, Inc.
    Inventors: Sang Hoon Kim, Giuseppe Patti
  • Publication number: 20190096984
    Abstract: In various embodiments, the present disclosure provides capacitors and methods of forming capacitors. In one embodiment, a capacitor includes a substrate, a first electrode on the substrate, a second electrode, and a first dielectric layer. A portion of the first electrode is exposed in a contact region. The first dielectric layer includes a first dielectric region between the first electrode and the second electrode, and a second dielectric region between the first dielectric region and the contact region. The second dielectric region is contiguous to the first dielectric region, and a surface of the second dielectric region defines a surface path between the first electrode and the contact region. The second dielectric region has a plurality of grooves that increase a spatial extension of said surface path.
    Type: Application
    Filed: September 27, 2018
    Publication date: March 28, 2019
    Inventors: Davide Giuseppe PATTI, Giuseppina VALVO, DelfoNunziato SANFILIPPO
  • Patent number: 10153631
    Abstract: An electrical protection device including an input line, an output terminal, and a power transistor coupled between the input line and the output terminal A sensing transistor is connected between the input line and the output terminal and has a body terminal. A control stage is coupled to respective control terminals of the power transistor and of the sensing transistor and is configured to limit a first current of the power transistor to a protection value. A body-driving stage is coupled to the body terminal and is configured to bias the body terminal of the sensing transistor as a function of an operating condition of the power transistor.
    Type: Grant
    Filed: December 2, 2015
    Date of Patent: December 11, 2018
    Assignee: STMicroelectronics S.r.l.
    Inventors: Antonino Torres, Davide Giuseppe Patti
  • Publication number: 20180315746
    Abstract: Power MOS device, in which a power MOS transistor has a drain terminal that is coupled to a power supply node, a gate terminal that is coupled to a drive node and a source terminal that is coupled to a load node. A detection MOS transistor has a drain terminal that is coupled to a detection node, a gate terminal that is coupled to the drive node and a source terminal that is coupled to the load node. A detection resistor has a first terminal coupled to the power supply node and a second terminal coupled to the detection node.
    Type: Application
    Filed: April 27, 2018
    Publication date: November 1, 2018
    Inventor: Davide Giuseppe PATTI
  • Patent number: 10113528
    Abstract: The pressure in the combustion chamber of an electronically controlled spark plug ignition engine may be estimated in real time mode without specific sensors by processing sensed ionization current data to calculate features of the current waveform proven to be correlated to the pressure inside the engine cylinders and correlating them on the basis of a look up table of time invariant correlation coefficients generated through a calibration campaign of tests on a test engine purposely equipped with sensors. A mathematical model of the electrical and physical spark plug ignition system and combustion chamber of the engine is refined during calibration by iteratively testing the interactive performance of correlation coefficients of related terms of a mathematical expression of the model and comparing the expressed pressure value with the real pressure value as measured by a sensor.
    Type: Grant
    Filed: August 9, 2017
    Date of Patent: October 30, 2018
    Assignee: STMicroelectronics S.r.l.
    Inventors: Davide Giuseppe Patti, Mario Paparo
  • Patent number: 9882045
    Abstract: A vertical conduction integrated electronic device including: a semiconductor body; a trench that extends through part of the semiconductor body and delimits a portion of the semiconductor body, which forms a first conduction region having a first type of conductivity and a body region having a second type of conductivity, which overlies the first conduction region; a gate region of conductive material, which extends within the trench; an insulation region of dielectric material, which extends within the trench and is arranged between the gate region and the body region; and a second conduction region, which overlies the body region. The second conduction region is formed by a conductor.
    Type: Grant
    Filed: May 26, 2017
    Date of Patent: January 30, 2018
    Assignee: STMicroelectronics S.r.l.
    Inventors: Davide Giuseppe Patti, Antonio Giuseppe Grimaldi