Patents by Inventor Gordon C. Godejahn, Jr.

Gordon C. Godejahn, Jr. has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 4587711
    Abstract: A process for producing VLSI (very large scale integrated) circuits employs techniques of self-aligned gates and contacts for FET devices and for both diffused conducting lines in the substrate and polysilicon conducting lines situated on isolating field oxide formed on the substrate. Mask alignment tolerances are increased and rendered non-critical. The use of materials in successive layers having different etch characteristics permits selective oxidation of desired portions only of the structure without need for masking and removal of selected material from desired locations by batch removal processes again without use of masking. There results VLSI circuits having increased density and reliability.
    Type: Grant
    Filed: August 6, 1984
    Date of Patent: May 13, 1986
    Assignee: Rockwell International Corporation
    Inventor: Gordon C. Godejahn, Jr.
  • Patent number: 4506437
    Abstract: A process for producing VLSI (very large scale integrated) circuits employs techniques of self-aligned gates and contacts for FET devices and for both diffused conducting lines in the substrate and polysilicon conducting lines situated on isolating field oxide formed on the substrate. Mask alignment tolerances are increased and rendered non-critical. The use of materials in successive layers having different etch characteristics permits selective oxidation of desired portions only of the structure without need for masking and removal of selected material from desired locations by batch removal processes again without use of masking. There results VLSI circuits having increased density and reliability.
    Type: Grant
    Filed: July 12, 1982
    Date of Patent: March 26, 1985
    Assignee: Rockwell International Corporation
    Inventor: Gordon C. Godejahn, Jr.
  • Patent number: 4477962
    Abstract: A process for producing VLSI (very large scale integrated) circuits employs techniques of self-aligned gates and contacts for FET devices. The use of materials in successive layers having different etch characteristics permits selective oxidation of desired portions only of the structure without need for masking and removal of selected material from desired locations by batch removal processes again without use of masking. There results VLSI circuits having increased density and reliability.
    Type: Grant
    Filed: July 12, 1982
    Date of Patent: October 23, 1984
    Assignee: Rockwell International Corporation
    Inventor: Gordon C. Godejahn, Jr.
  • Patent number: 4455737
    Abstract: A process for producing VLSI (very large scale integrated) circuits employs techniques of self-aligned gates and contacts for FET devices and for both diffused conducting lines in the substrate and polysilicon conducting lines situated on isolating field oxide formed on the substrate. Mask alignment tolerances are increased and rendered non-critical. The use of materials in successive layers having different etch characteristics permits selective oxidation of desired portions only of the structure without need for masking and removal of selected material from desired locations by batch removal processes again without use of masking. There results VLSI circuits having increased density and reliability.
    Type: Grant
    Filed: March 11, 1981
    Date of Patent: June 26, 1984
    Assignee: Rockwell International Corporation
    Inventor: Gordon C. Godejahn, Jr.
  • Patent number: 4277881
    Abstract: A process for producing VLSI (very large scale integrated) circuits employs techniques of self-aligned gates and contacts for FET devices and for both diffused conducting lines in the substrate and polysilicon conducting lines situated on isolating field oxide formed on the substrate. Mask alignment tolerances are increased and rendered non-critical. The use of materials in successive layers having different etch characteristics permits selective oxidation of desired portions only of the structure without need for masking and removal of selected material from desired locations by batch removal processes again without use of masking. There results VLSI circuits having increased density and reliability.
    Type: Grant
    Filed: May 26, 1978
    Date of Patent: July 14, 1981
    Assignee: Rockwell International Corporation
    Inventor: Gordon C. Godejahn, Jr.
  • Patent number: 4221045
    Abstract: A process for producing VLSI (very large scale integrated) circuits employs techniques of self-aligned gates and contacts for FET devices and for both diffused conducting lines in the substrate and polysilicon conducting lines situated on isolating field oxide formed on the substrate. Mask alignment tolerances are increased and rendered non-critical. The use of materials in successive layers having different etch characteristics permits selective oxidation of only desired portions of the structure without need for masking and removal of selected material from desired locations by batch removal processes again without use of masking. There results VLSI circuits having increased density and reliability. The process allows the simultaneous doping of two or more regions resulting in uniformity of device characteristics.
    Type: Grant
    Filed: June 6, 1978
    Date of Patent: September 9, 1980
    Assignee: Rockwell International Corporation
    Inventor: Gordon C. Godejahn, Jr.
  • Patent number: 4221044
    Abstract: A process for producing VLSI (very large scale integrated) circuits employs techniques of self-aligned gates and contacts for FET devices and for both diffused conducting lines in the substrate and polysilicon conducting lines situated on isolating field oxide formed on the substrate. Mask alignment tolerances are increased and rendered non-critical. The use of materials in successive layers having different etch characteristics permits selective oxidation of only desired portions of the structure without need for masking and removal of selected material from desired locations by batch removal processes again without use of masking. There results VLSI circuits having increased density and reliabilty. The process allows the simultaneous doping of two or more regions resulting in uniformity of device characteristics.
    Type: Grant
    Filed: June 6, 1978
    Date of Patent: September 9, 1980
    Assignee: Rockwell International Corporation
    Inventors: Gordon C. Godejahn, Jr., Gary L. Heimbigner
  • Patent number: 4192059
    Abstract: A process for producing VLSI (very large scale integrated) circuits employs techniques of self-aligned gates and contacts for FET devices and self-aligned contacts for both diffused conducting lines in the substrate and polysilicon conducting lines situated on isolating field oxide formed on the substrate. Mask alignment tolerances are increased and rendered non-critical. The use of materials in successive layers having different oxidation and etch characteristics permits selective oxidation of only desired portions of the structure without need for masking, and removal of selected material from desired locations by batch removal processes again without use of masking. The process and resulting structure affords inherently self-aligned gates and contacts for FET devices and conducting lines.
    Type: Grant
    Filed: June 6, 1978
    Date of Patent: March 11, 1980
    Assignee: Rockwell International Corporation
    Inventors: Mahboob Khan, Gordon C. Godejahn, Jr., Gary L. Heimbigner, Noubar A. Aghishian