Patents by Inventor Gowtham Sriram Jawaharram

Gowtham Sriram Jawaharram has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20230422639
    Abstract: A semiconductor structure, system and method. The semiconductor structure comprises: a substrate including circuitry therein; and a semiconductor stack on the substrate, the semiconductor stack including: a first electrically conductive layer including a metal and electrically coupled to the circuitry of the substrate; and a second electrically conductive layer between the substrate and the first electrically conductive layer, the second electrically conductive layer including one of a refractory metal, or a combination including silicon, carbon and nitride. The second electrically conductive layer may serve as a barrier layer between the first electrically conductive layer and the material of the underlying substrate, in this manner avoiding the formation of an intermixing region between the metal of the first electrically conductive layer and the material of the substrate during deposition of the metal.
    Type: Application
    Filed: June 27, 2022
    Publication date: December 28, 2023
    Applicant: Intel Corporation
    Inventors: Shafaat Ahmed, Gowtham Sriram Jawaharram, Cyrus M. Fox, Jose L. Cruz-Campa, Kriti Agarwal, Jian Jiao, Hong Li, Bharat V. Krishnan, Ervin T. Hill, III
  • Publication number: 20230354723
    Abstract: In one embodiment, a crosspoint memory device is manufactured by forming a material stack and patterning the material stack to form a plurality of memory cells of the cross point memory device. Forming the material stack includes depositing a select device (SD) region material comprising chalcogenide, depositing a layer comprising carbon on the SD region material at a temperature below 40° C., depositing an ohmic contact layer on the layer comprising carbon, and depositing a phase change material (PM) region material comprising chalcogenide on the ohmic contact layer.
    Type: Application
    Filed: May 2, 2022
    Publication date: November 2, 2023
    Applicant: Intel Corporation
    Inventors: Gowtham Sriram Jawaharram, Cyrus M. Fox, Jose L. Cruz-Campa, Shafaat Ahmed, Qiaoer Zhou, Duo Li, Hong Li
  • Publication number: 20230276639
    Abstract: A memory device comprising a memory array comprising a plurality of memory cells and a metal silicide layer, wherein a memory cell is coupled between a first access line and a second access line and comprises an electrode coupling a storage element to the first access line, wherein the metal silicide layer is between the electrode and the first access line.
    Type: Application
    Filed: February 28, 2022
    Publication date: August 31, 2023
    Applicant: Intel Corporation
    Inventors: Viswas Reddy Pola, Shafaat Ahmed, Gowtham Sriram Jawaharram, Gregory C. Herdt
  • Publication number: 20230209834
    Abstract: A memory device comprising a three dimensional crosspoint memory array comprising a plurality of memory cells, wherein a memory cell is coupled between a first access line and a second access line and comprises an electrode coupled to a storage element, wherein the electrode comprises silicon carbide (SixCy).
    Type: Application
    Filed: December 23, 2021
    Publication date: June 29, 2023
    Applicant: Intel Corporation
    Inventors: Shafaat Ahmed, Cyrus M. Fox, Gregory C. Herdt, Gowtham Sriram Jawaharram, Viswas Reddy Pola