Patents by Inventor Graham McLeod Barr

Graham McLeod Barr has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7895551
    Abstract: Generating cells with increased signal routing resources. In an embodiment, power and ground buses in a metal layer of a source cell are identified and removed. Any vias terminating on the removed buses may also be removed. Additional via and connections are added to other desired layers to provide connectivity to the nodes disconnected due to the earlier removal. According to an aspect of the present invention, such connections are added during a chip design phase (i.e., when the cell instances are incorporated into an integrated circuit, sought to be designed).
    Type: Grant
    Filed: May 21, 2008
    Date of Patent: February 22, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: Dharin Shah, Clive David Bittlestone, Graham McLeod Barr, Girishankar Gurumurthy, Pavan Vithal Torvi
  • Publication number: 20090293023
    Abstract: Generating cells with increased signal routing resources. In an embodiment, power and ground buses in a metal layer of a source cell are identified and removed. Any vias terminating on the removed buses may also be removed. Additional via and connections are added to other desired layers to provide connectivity to the nodes disconnected due to the earlier removal. According to an aspect of the present invention, such connections are added during a chip design phase (i.e., when the cell instances are incorporated into an integrated circuit, sought to be designed).
    Type: Application
    Filed: May 21, 2008
    Publication date: November 26, 2009
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Dharin Shah, Clive David Bittlestone, Graham McLeod Barr, Girishankar Gurumurthy, Pavan Vithal Torvi
  • Patent number: 6374325
    Abstract: A content addressable memory (CAM) system (50) is disclosed which includes a CAM array (52) for storing an array of data words. More than one data word is stored on each row with the bits of the data word columns interleaved with each other. The CAM array (52) is accessed during one of several modes of operation in accordance with signals from a bit line controller (54) which activate certain ones of a plurality of bit lines coupling the bit line controller (54) to the CAM array (52). The modes of operation, as indicated by a mode control signal, include a write mode, a read mode and a match mode. In first embodiment of the present invention, the bit line controller (54) sequentially accesses each of the columns of data words by selectively activating certain of the bit lines in accordance with a column address signal and the mode control signal.
    Type: Grant
    Filed: February 17, 1999
    Date of Patent: April 16, 2002
    Assignee: Texas Instruments Incorporated
    Inventors: Richard David Simpson, Laura Simmonite, Graham McLeod Barr