Patents by Inventor Gregory Stuart Scott

Gregory Stuart Scott has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6470477
    Abstract: A method for converting physical features of an integrated circuit design to a uniform micron technology is provided. The integrated circuit design is defined by a plurality of cells with each cell being defined by one or more micron technologies. A user is prompted to provide key design rules that define desired features associated with one or more micron technologies. The method includes examining a layout database for the integrated circuit design with the layout database having a hierarchical structure. A top cell is identified from the layout database of the integrated circuit design. The method then descends through a first branch of the hierarchical structure of the layout database to a lowest cell in the first branch. Afterwards, a determination is made whether or not physical data of the user desired features have been previously processed for the lowest cell.
    Type: Grant
    Filed: December 23, 1999
    Date of Patent: October 22, 2002
    Assignee: Koninklijke Philips Electronics N.V.
    Inventor: Gregory Stuart Scott
  • Patent number: 6410413
    Abstract: Useful to inhibit reverse engineering, semiconductor devices and methods therefore include formation of two active regions over a substrate region in the semiconductor device. According to an example embodiment, a dopable link, or region, between two heavily doped regions can be doped to achieve a first polarity type, with the two heavily doped regions of the opposite polarity. If dictated by design requirements, the dopable region is adapted to conductively link the two heavily doped regions. A dielectric is formed over the dopable region and extends over a portion of each of the two heavily doped regions to inhibit silicide formation over edges of the dopable region. In connection with a salicide process, a silicide is then formed adjacent the dielectric and formed over another portion of the two heavily doped regions.
    Type: Grant
    Filed: July 24, 2001
    Date of Patent: June 25, 2002
    Assignee: Koninklijke Philips Electronics N.V. (KPENV)
    Inventors: Gregory Stuart Scott, Emmanuel de Muizon, Martin Harold Manley
  • Patent number: 6326675
    Abstract: Useful to inhibit reverse engineering, semiconductor devices and methods therefor include formation of two active regions over a substrate region in the semiconductor device. According to an example embodiment, a dopable link, or region, between two heavily doped regions can be doped to achieve a first polarity type, with the two heavily doped regions of the opposite polarity. If dictated by design requirements, the dopable region is adapted to conductively link the two heavily doped regions. A dielectric is formed over the dopable region and extends over a portion of each of the two heavily doped regions to inhibit silicide formation over edges of the dopable region. In connection with a salicide process, a silicide is then formed adjacent the dielectric and formed over another portion of the two heavily doped regions.
    Type: Grant
    Filed: March 18, 1999
    Date of Patent: December 4, 2001
    Assignee: Philips Semiconductor, Inc.
    Inventors: Gregory Stuart Scott, Emmanuel de Muizon, Martin Harold Manley
  • Publication number: 20010041431
    Abstract: Useful to inhibit reverse engineering, semiconductor devices and methods therefor include formation of two active regions over a substrate region in the semiconductor device. According to an example embodiment, a dopable link, or region, between two heavily doped regions can be doped to achieve a first polarity type, with the two heavily doped regions of the opposite polarity. If dictated by design requirements, the dopable region is adapted to conductively link the two heavily doped regions. A dielectric is formed over the dopable region and extends over a portion of each of the two heavily doped regions to inhibit silicide formation over edges of the dopable region. In connection with a salicide process, a silicide is then formed adjacent the dielectric and formed over another portion of the two heavily doped regions.
    Type: Application
    Filed: July 24, 2001
    Publication date: November 15, 2001
    Applicant: VLSI TECHNOLOGY, INC.
    Inventors: Gregory Stuart Scott, Emmanuel de Muizon, Martin Harold Manley