Patents by Inventor Guanyuan M. Yu

Guanyuan M. Yu has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7494893
    Abstract: In one embodiment, wafers are processed to build test structures in the wafers. The wafers may be processed in tools of process steps belonging to a process module. The test structures may be tested to obtain defectivity data. Tool process parameters may be monitored and collected as process tool data. Other information about the wafers, such as metrology data and product layout attribute, may also be collected. A model describing the relationship between the defectivity data and process tool data may be created and thereafter used to relate the process tool data to a yield of the process module. The model may initially be an initial model using process tool data from a limited number of test wafers that contain test structures. The model may also be an expanded model using process tool data from product wafers containing embedded test structures in areas with no product devices.
    Type: Grant
    Filed: January 17, 2007
    Date of Patent: February 24, 2009
    Assignee: PDF Solutions, Inc.
    Inventors: Anand Inani, Brian E. Stine, Marci Yi-Ting Liao, Senthil Arthanari, Michael V. Williamson, Spencer B. Graves, Guanyuan M. Yu
  • Publication number: 20080312875
    Abstract: An integrated circuit (IC) device fabrication process may be monitored by processing product wafers to fabricate product IC devices, collecting process tool data from tools used to fabricate the product IC devices, and testing the product IC devices. To predict and monitor yield, the process tool data collected during processing and the defectivity data from testing the product IC devices may be input to a yield model that also takes into account design information particular to the product devices. The design information may comprise layout attributes of the product devices. The yield model may be generated from a defectivity model created by processing test wafers to fabricate test structures, collecting process tool data from tools used to fabricate the test structures, and testing the test structures. The test structures may have varying layout attributes to cover a design space allowed by design rules for particular product IC devices.
    Type: Application
    Filed: June 12, 2007
    Publication date: December 18, 2008
    Inventors: Guanyuan M. Yu, Michael V. Williamson, Spencer B. Graves