Patents by Inventor Guillaume Valcourt

Guillaume Valcourt has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 6144591
    Abstract: This invention provides a data bit redundancy method and apparatus that permits the replacement of faulty bitlines on a data bit basis as opposed to a column address basis. This invention provides a semiconductor memory device having memory cells arranged in columns and rows. Normal local data lines are connected to a global data line via a first switch. A redundant memory data line is connected to the global data line via a second switch. A control generating first and second control signals are coupled to the respective first and second switches for operating the switch in response to a status of a fuse component, whereby when the fuse is intact the normal data lines are connected to the global data line and when the rise is blown the redundant data lines are connected to the global data line, thus not requiring additional redundancy address decoding circuitry.
    Type: Grant
    Filed: November 17, 1998
    Date of Patent: November 7, 2000
    Assignee: Mosaid Technologies Incorporated
    Inventors: Peter Vlasenko, John Wu, Arun Achyuthan, Guillaume Valcourt
  • Patent number: 5877992
    Abstract: This invention provides a data bit redundancy method and apparatus that permits the replacement of faulty bitlines on a data bit basis as opposed to a column address basis. This invention provides a semiconductor memory device having memory cells arranged in columns and rows. Normal local data lines are connected to a global data line via a first switch. A redundant memory data line is connected to the global data line via a second switch. A control generating first and second control signals are coupled to the respective first and second switches for operating the switch in response to a status of a fuse component, whereby when the fuse is intact the normal data lines are connected to the global data line and when the fuse is blown the redundant data lines are connected to the global data line, thus not requiring additional redundancy address decoding circuitry.
    Type: Grant
    Filed: December 30, 1997
    Date of Patent: March 2, 1999
    Assignee: Mosaid Technologies Incorporated
    Inventors: John K. Wu, Arun Achyuthan, Guillaume Valcourt