Patents by Inventor Haibo Fei

Haibo Fei has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240007125
    Abstract: Methods and apparatus for common-mode current removal in a digital-to-analog converter (DAC). An example DAC circuit generally includes a plurality of current-steering cells, a resistor ladder circuit coupled to the plurality of current-steering cells, a first current sink coupled between a shunt branch of the resistor ladder circuit and a reference potential node for the DAC circuit, and a second current sink coupled between a first output of the DAC circuit and the reference potential node.
    Type: Application
    Filed: June 30, 2022
    Publication date: January 4, 2024
    Inventors: Haibo FEI, Xiahan ZHOU
  • Publication number: 20230403022
    Abstract: Methods and apparatus for controlling a power supply voltage for a switch driver in a digital-to-analog converter (DAC). An example DAC generally includes a plurality of DAC cells, each DAC cell comprising a current source, a first switch coupled in series with the current source at a first node, and a switch driver having an output coupled to a control input of the first switch; and calibration circuitry having a first input coupled to a first DAC cell in the plurality of DAC cells and having an output coupled to at least one of the plurality of DAC cells, the calibration circuitry being configured to sense a voltage of the first node in the first DAC cell and to control the power supply voltage for the switch driver in the at least one of the plurality of DAC cells, based on the sensed voltage of the first node.
    Type: Application
    Filed: June 13, 2022
    Publication date: December 14, 2023
    Inventors: Xiahan ZHOU, Haibo FEI
  • Patent number: 11728822
    Abstract: Certain aspects of the present disclosure provide a digital-to-analog converter (DAC) system. The DAC system generally includes a plurality of current steering cells, each comprising a current source coupled to at least two current steering switches, wherein control inputs of the at least two current steering switches are coupled to an input path of the DAC system. The DAC system may also include a current source toggle circuit configured to selectively disable the current source of at least one of the plurality of current steering cells, and a feedforward path coupled between the input path and at least one control input of the current source toggle circuit.
    Type: Grant
    Filed: June 28, 2021
    Date of Patent: August 15, 2023
    Assignee: QUALCOMM Incorporated
    Inventors: Shahin Mehdizad Taleie, Dongwon Seo, Ashok Swaminathan, Gurkanwal Singh Sahota, Andrew Weil, Haibo Fei
  • Publication number: 20220416804
    Abstract: Certain aspects of the present disclosure provide a digital-to-analog converter (DAC) system. The DAC system generally includes a plurality of current steering cells, each comprising a current source coupled to at least two current steering switches, wherein control inputs of the at least two current steering switches are coupled to an input path of the DAC system. The DAC system may also include a current source toggle circuit configured to selectively disable the current source of at least one of the plurality of current steering cells, and a feedforward path coupled between the input path and at least one control input of the current source toggle circuit.
    Type: Application
    Filed: June 28, 2021
    Publication date: December 29, 2022
    Inventors: Shahin MEHDIZAD TALEIE, Dongwon SEO, Ashok SWAMINATHAN, Gurkanwal Singh SAHOTA, Andrew WEIL, Haibo FEI
  • Publication number: 20200366305
    Abstract: Certain aspects of the present disclosure are directed to a digital-to-analog converter (DAC) system. The DAC system generally includes a first current-steering DAC having a positive output, a negative output, and a bypass output; a common-mode (CM) path coupled between the positive and negative outputs; and a CM current compensation path coupled to the CM path.
    Type: Application
    Filed: May 14, 2019
    Publication date: November 19, 2020
    Inventors: Andrew WEIL, Jaswinder SINGH, Debesh BHATTA, Haibo FEI
  • Patent number: 10840929
    Abstract: Certain aspects of the present disclosure are directed to a digital-to-analog converter (DAC) system. The DAC system generally includes a first current-steering DAC having a positive output, a negative output, and a bypass output; a common-mode (CM) path coupled between the positive and negative outputs; and a CM current compensation path coupled to the CM path.
    Type: Grant
    Filed: May 14, 2019
    Date of Patent: November 17, 2020
    Assignee: QUALCOMM Incorporated
    Inventors: Andrew Weil, Jaswinder Singh, Debesh Bhatta, Haibo Fei
  • Patent number: 9461589
    Abstract: Disclosed is an amplifier circuit having an output stage that includes an H-bridge circuit. The H-bridge circuit includes sense resistors on one side of the circuit. A current detection circuit can produce an output indicative of current flow through a load based on voltages across the sense resistors.
    Type: Grant
    Filed: September 3, 2014
    Date of Patent: October 4, 2016
    Assignee: QUALCOMM INCORPORATED
    Inventors: Jingxue Lu, Ankit Srivastava, Haibo Fei
  • Publication number: 20160065134
    Abstract: Disclosed is an amplifier circuit having an output stage that includes an H-bridge circuit. The H-bridge circuit includes sense resistors on one side of the circuit. A current detection circuit can produce an output indicative of current flow through a load based on voltages across the sense resistors.
    Type: Application
    Filed: September 3, 2014
    Publication date: March 3, 2016
    Inventors: Jingxue Lu, Ankit Srivastava, Haibo Fei
  • Patent number: 9088251
    Abstract: In an aspect of the disclosure, a class D power amplifier with an overcurrent protection (OCP) circuit is provided. The class D power amplifier includes a plurality of output transistors, and the OCP circuit is mirrored to at least one output transistor of the plurality of output transistors in a closed-loop feedback configuration for precisely controlling a sensing current of the OCP circuit with respect to an output current of the at least one output transistor. The class D power amplifier with the OCP circuit in the closed-loop feedback configuration mitigates a variation in a current threshold value for triggering interruption of the class D power amplifier.
    Type: Grant
    Filed: October 5, 2012
    Date of Patent: July 21, 2015
    Assignee: QUALCOMM Incorporated
    Inventors: Haibo Fei, Matthew D. Sienko, Chenling Huang
  • Patent number: 8947163
    Abstract: A class D power amplifier is provided. The class D power amplifier includes a class D driver circuit having a plurality of output transistors, at least one active clamp circuit coupled to at least one output transistor of the plurality of output transistors, and at least one filter bank circuit coupled to the at least one active clamp circuit for controlling a voltage of the at least one output transistor. Accordingly, a voltage across a drain node and source node (VDS), a voltage across a gate node and source node (VGS), and a voltage across the gate node and drain node (VGD) of the output transistors is reduced to increase reliability of the power amplifier while consuming less power and utilizing less die area.
    Type: Grant
    Filed: September 26, 2012
    Date of Patent: February 3, 2015
    Assignee: QUALCOMM Incorporated
    Inventors: Chenling Huang, Haibo Fei, Matthew D. Sienko
  • Publication number: 20130293298
    Abstract: A class D power amplifier is provided. The class D power amplifier includes a class D driver circuit having a plurality of output transistors, at least one active clamp circuit coupled to at least one output transistor of the plurality of output transistors, and at least one filter bank circuit coupled to the at least one active clamp circuit for controlling a voltage of the at least one output transistor. Accordingly, a voltage across a drain node and source node (VDS), a voltage across a gate node and source node (VGS), and a voltage across the gate node and drain node (VGD) of the output transistors is reduced to increase reliability of the power amplifier while consuming less power and utilizing less die area.
    Type: Application
    Filed: September 26, 2012
    Publication date: November 7, 2013
    Inventors: Chenling Huang, Haibo Fei, Matthew D. Sienko
  • Publication number: 20130285744
    Abstract: In an aspect of the disclosure, a class D power amplifier with an overcurrent protection (OCP) circuit is provided. The class D power amplifier includes a plurality of output transistors, and the OCP circuit is mirrored to at least one output transistor of the plurality of output transistors in a closed-loop feedback configuration for precisely controlling a sensing current of the OCP circuit with respect to an output current of the at least one output transistor. The class D power amplifier with the OCP circuit in the closed-loop feedback configuration mitigates a variation in a current threshold value for triggering interruption of the class D power amplifier.
    Type: Application
    Filed: October 5, 2012
    Publication date: October 31, 2013
    Inventors: Haibo Fei, Matthew D. Sienko, Chenling Huang