Patents by Inventor Haitao O. Dai
Haitao O. Dai has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 12045692Abstract: An output-amplifier-based reciprocal quantum logic (RQL) bias-level sensor is used to measure and/or calibrate bias parameters of AC and/or DC bias signals provided to RQL circuitry. The bias signals can include an output amplifier output bias current. The bias-level sensor includes a stack of DC SQUIDs that are supplied their inputs from outputs of respective Josephson transmission lines (JTLs) to which the SQUIDs are transformer-coupled. Staging relative strengths of the bias taps of the JTLs, or the critical currents of the Josephson junctions in the DC SQUIDs, allows an output voltage signal of the bias-level sensor to be indicative of whether a provided bias value is an improvement or optimization of the bias value when varied over a range. The outputs of two such bias-level sensors driven by I and Q clocks can be compared to adjust AC bias amplitudes of the clocks. Relative clock phase can be similarly adjusted.Type: GrantFiled: May 4, 2022Date of Patent: July 23, 2024Assignee: NORTHROP GRUMMAN SYSTEMS CORPORATIONInventors: Haitao O. Dai, Max E. Nielsen, Alexander Louis Braun, Daniel George Dosch, Kurt Pleim, Charles Ryan Wallace
-
Patent number: 11942937Abstract: Pulse-generator-based reciprocal quantum logic (RQL) bias-level sensors are fabricated on an RQL integrated circuit (IC) to sample AC or DC bias values provided to operational RQL circuitry on the RQL IC. The bias-level sensors include pulse generators having strengthened or weakened bias taps (transformer couplings to RQL AC clock resonators or DC bias lines) as compared to bias taps of Josephson transmission lines in the operational RQL circuitry, or Josephson junctions (JJs) with larger or smaller critical currents as compared to JJs in the operational RQL circuitry. Pulse generators with weakened bias taps or larger JJs can have lower limits of their operational ranges placed near an optimal bias point at the centroid of the operating region of the operational RQL circuitry. The bias-level sensors can be staged by relative strength to indicate whether a provided bias value is an improvement when varied over a range.Type: GrantFiled: May 4, 2022Date of Patent: March 26, 2024Assignee: NORTHROP GRUMMAN SYSTEMS CORPORATIONInventors: Charles Ryan Wallace, Max E. Nielsen, Alexander Louis Braun, Daniel George Dosch, Kurt Pleim, Haitao O. Dai
-
Publication number: 20230359915Abstract: An output-amplifier-based reciprocal quantum logic (RQL) bias-level sensor is used to measure and/or calibrate bias parameters of AC and/or DC bias signals provided to RQL circuitry. The bias signals can include an output amplifier output bias current. The bias-level sensor includes a stack of DC SQUIDs that are supplied their inputs from outputs of respective Josephson transmission lines (JTLs) to which the SQUIDs are transformer-coupled. Staging relative strengths of the bias taps of the JTLs, or the critical currents of the Josephson junctions in the DC SQUIDs, allows an output voltage signal of the bias-level sensor to be indicative of whether a provided bias value is an improvement or optimization of the bias value when varied over a range. The outputs of two such bias-level sensors driven by I and Q clocks can be compared to adjust AC bias amplitudes of the clocks. Relative clock phase can be similarly adjusted.Type: ApplicationFiled: May 4, 2022Publication date: November 9, 2023Applicant: NORTHROP GRUMMAN SYSTEMS CORPORATIONInventors: HAITAO O. DAI, MAX E. NIELSEN, ALEXANDER LOUIS BRAUN, DANIEL GEORGE DOSCH, KURT PLEIM, CHARLES RYAN WALLACE
-
Publication number: 20230360712Abstract: Shift register elements of a phase-mode bit-addressable sensing register sample varied AC or DC bias values provided to operational RQL circuitry on the RQL IC via clock resonators or DC bias lines. The shift register can be constructed of phase-mode D flip-flops and JTLs as data and clock lines. A method of using the sensing register includes shifting in a data bit pattern while a bias parameter (e.g., AC amplitude, DC value, or phase) is set to a nominal value; stopping the logical clock that controls the shifting of values through the sensing register, varying the bias parameter value, inputting one assertion SFQ pulse or reciprocal pulse pair into the logical clock, restoring the bias parameter to the nominal value, restarting the logical clock to shift out an output data bit pattern, and observing the output data bit pattern to determine the effect of the bias parameter value change.Type: ApplicationFiled: May 4, 2022Publication date: November 9, 2023Applicant: NORTHROP GRUMMAN SYSTEMS CORPORATIONInventors: ALEXANDER LOUIS BRAUN, MAX E. NIELSEN, DANIEL GEORGE DOSCH, KURT PLEIM, HAITAO O. DAI, CHARLES RYAN WALLACE
-
Publication number: 20230361776Abstract: Pulse-generator-based reciprocal quantum logic (RQL) bias-level sensors are fabricated on an RQL integrated circuit (IC) to sample AC or DC bias values provided to operational RQL circuitry on the RQL IC. The bias-level sensors include pulse generators having strengthened or weakened bias taps (transformer couplings to RQL AC clock resonators or DC bias lines) as compared to bias taps of Josephson transmission lines in the operational RQL circuitry, or Josephson junctions (JJs) with larger or smaller critical currents as compared to JJs in the operational RQL circuitry. Pulse generators with weakened bias taps or larger JJs can have lower limits of their operational ranges placed near an optimal bias point at the centroid of the operating region of the operational RQL circuitry. The bias-level sensors can be staged by relative strength to indicate whether a provided bias value is an improvement when varied over a range.Type: ApplicationFiled: May 4, 2022Publication date: November 9, 2023Applicant: NORTHROP GRUMMAN SYSTEMS CORPORATIONInventors: DANIEL RYAN WALLACE, MAX E. NIELSEN, ALEXANDER LOUIS BRAUN, DANIEL GEORGE DOSCH, KURT PLEIM, HAITAO O. DAI
-
Publication number: 20230363292Abstract: Reciprocal quantum logic (RQL) bias-level sensors are fabricated on an RQL integrated circuit (IC) to sample AC or DC bias values provided to operational RQL circuitry on the RQL IC. The bias-level sensors, or samplers, include Josephson transmission lines (JTLs) or logic gates having strengthened or weakened bias taps as compared to bias taps of JTLs or logic gates in the operational RQL circuitry. Sampler JTLs or logic gates with weakened bias taps to AC clock resonators can have lower limits of their operational ranges placed near an optimal bias point at the centroid of the operating region of the operational RQL circuitry. Staging relative strengths of the bias taps of the samplers in an ensemble of samplers allows for outputs of wrapper circuitry to be indicative of whether a provided bias value is an improvement or optimization of the bias value when varied over a range.Type: ApplicationFiled: May 4, 2022Publication date: November 9, 2023Applicant: NORTHROP GRUMMAN SYSTEMS CORPORATIONInventors: MAX E. NIELSEN, ALEXANDER LOUIS BRAUN, DANIEL GEORGE DOSCH, KURT PLEIM, HAITAO O. DAI, CHARLES R. WALLACE
-
Patent number: 11804275Abstract: Shift register elements of a phase-mode bit-addressable sensing register sample varied AC or DC bias values provided to operational RQL circuitry on the RQL IC via clock resonators or DC bias lines. The shift register can be constructed of phase-mode D flip-flops and JTLs as data and clock lines. A method of using the sensing register includes shifting in a data bit pattern while a bias parameter (e.g., AC amplitude, DC value, or phase) is set to a nominal value; stopping the logical clock that controls the shifting of values through the sensing register, varying the bias parameter value, inputting one assertion SFQ pulse or reciprocal pulse pair into the logical clock, restoring the bias parameter to the nominal value, restarting the logical clock to shift out an output data bit pattern, and observing the output data bit pattern to determine the effect of the bias parameter value change.Type: GrantFiled: May 4, 2022Date of Patent: October 31, 2023Assignee: NORTHROP GRUMMAN SYSTEMS CORPORATIONInventors: Alexander Louis Braun, Max E. Nielsen, Daniel George Dosch, Kurt Pleim, Haitao O. Dai, Charles Ryan Wallace
-
Patent number: 11569976Abstract: One example includes an isochronous receiver system. The system includes a pulse receiver configured to receive an input data signal from a transmission line and to convert the input data signal to a pulse signal. The system also includes a converter system comprising a phase converter system. The phase converter system includes a plurality of pulse converters associated with a respective plurality of sampling windows across a period of an AC clock signal. At least two of the sampling windows overlap at any given phase of the AC clock signal, such that the converter system is configured to generate an output pulse signal that is phase-aligned with at least one of a plurality of sampling phases of the AC clock signal based on associating the pulse signal with at least two of the sampling windows.Type: GrantFiled: June 7, 2021Date of Patent: January 31, 2023Assignee: NORTHROP GRUMMAN SYSTEMS CORPORATIONInventors: Brian Lee Koehler, Corey Arthur Kegerreis, Haitao O. Dai, Quentin P. Herr
-
Publication number: 20220393850Abstract: One example includes an isochronous receiver system. The system includes a pulse receiver configured to receive an input data signal from a transmission line and to convert the input data signal to a pulse signal. The system also includes a converter system comprising a phase converter system. The phase converter system includes a plurality of pulse converters associated with a respective plurality of sampling windows across a period of an AC clock signal. At least two of the sampling windows overlap at any given phase of the AC clock signal, such that the converter system is configured to generate an output pulse signal that is phase-aligned with at least one of a plurality of sampling phases of the AC clock signal based on associating the pulse signal with at least two of the sampling windows.Type: ApplicationFiled: June 7, 2021Publication date: December 8, 2022Applicant: NORTHROP GRUMMAN SYSTEMS CORPORATIONInventors: BRIAN LEE KOEHLER, COREY ARTHUR KEGERREIS, HAITAO O. DAI, QUENTIN P. HERR
-
Patent number: 11476842Abstract: One example describes a superconducting current source system comprising a linear flux-shuttle. The linear flux-shuttle includes an input and a plurality of Josephson transmission line (JTL) stages. Each of the JTL stages includes at least one Josephson junction, an output inductor, and a clock input. The linear flux-shuttle can be configured to generate a direct current (DC) output current via the output inductor associated with each of the JTL stages in response to the at least one Josephson junction triggering in a sequence in each of the JTL stages along the linear flux-shuttle in response to receiving an input pulse at the input and in response to a clock signal provided to the clock input in each of the JTL stages.Type: GrantFiled: June 17, 2021Date of Patent: October 18, 2022Assignee: NORTHROP GRUMMAN SYSTEMS CORPORATIONInventors: Dipankar Bhattacharya, Donald L. Miller, Haitao O. Dai, Quentin P. Herr
-
Patent number: 10911031Abstract: Superconducting circuits for processing input signals are described. An example superconducting circuit includes a first portion configured to receive an input signal having a data pattern represented by edge transitions in the input signal. The superconducting circuit further includes a second portion configured to provide an output signal, where the superconducting circuit is configured to, without applying a direct-current (DC) offset to the input signal, output the output signal corresponding to the edge transitions such that the output signal is substantially representative of the data pattern despite not applying the DC offset to the input signal.Type: GrantFiled: February 7, 2019Date of Patent: February 2, 2021Assignee: Microsoft Technology Licensing, LLCInventors: James F. Wise, Jonathan D. Egan, Haitao O. Dai, Quentin P. Herr
-
Publication number: 20200259483Abstract: Superconducting circuits for processing input signals are described. An example superconducting circuit includes a first portion configured to receive an input signal having a data pattern represented by edge transitions in the input signal. The superconducting circuit further includes a second portion configured to provide an output signal, where the superconducting circuit is configured to, without applying a direct-current (DC) offset to the input signal, output the output signal corresponding to the edge transitions such that the output signal is substantially representative of the data pattern despite not applying the DC offset to the input signal.Type: ApplicationFiled: February 7, 2019Publication date: August 13, 2020Inventors: James F. Wise, Jonathan D. Egan, Haitao O. Dai, Quentin P. Herr
-
Patent number: 10541024Abstract: Current-based superconductor memory cell and related systems and methods are provided. A method in a memory system, having at least one storage circuit and at least one read SQUID, includes applying bit-line current, via a read bit-line not including any Josephson transmission line (JTL) elements, to the at least one read SQUID. The method further includes applying word-line current, via a read word-line not including any JTL elements, to the at least one read SQUID. The method further includes using the at least one read SQUID reading a logic state of the memory cell based on data maintained in the storage circuit.Type: GrantFiled: May 25, 2018Date of Patent: January 21, 2020Assignee: Microsoft Technology Licensing, LLCInventors: Randall M. Burnett, Randal L. Posey, Haitao O. Dai, Quentin P. Herr
-
Publication number: 20190362780Abstract: Current-based superconductor memory cell and related systems and methods are provided. A method in a memory system, having at least one storage circuit and at least one read SQUID, includes applying bit-line current, via a read bit-line not including any Josephson transmission line (JTL) elements, to the at least one read SQUID. The method further includes applying word-line current, via a read word-line not including any JTL elements, to the at least one read SQUID. The method further includes using the at least one read SQUID reading a logic state of the memory cell based on data maintained in the storage circuit.Type: ApplicationFiled: May 25, 2018Publication date: November 28, 2019Inventors: Randall M. Burnett, Randal L. Posey, Haitao O. Dai, Quentin P. Herr
-
Patent number: 9876505Abstract: An isochronous receiver system is provided and includes a single flux quantum (SFQ) receiver to receive a data signal from a transmission line. The single flux quantum receiver then converts the data signal to an SFQ signal. The system also includes a converter system to convert the SFQ signal to a reciprocal quantum logic (RQL) signal and to phase-align the RQL signal with a sampling phase of an AC clock signal.Type: GrantFiled: September 2, 2016Date of Patent: January 23, 2018Assignee: Northrop Grumman Systems CorporationInventors: Haitao O. Dai, Quentin P. Herr, Steven B. Shauck, Anna Y. Herr, Randall M. Burnett
-
Patent number: 8941405Abstract: A FET pair based physically unclonable function (PUF) circuit with a constant common mode voltage and methods of use are disclosed. The circuit includes a first n-type field effect transistor (NFET) and a second NFET. The circuit also includes a first load resistor coupled to the first NFET by a first p-type field effect transistor (PFET) and a second load resistor coupled to the second NFET by a second PFET. The circuit further comprises a closed loop, wherein the closed loop creates a constant common mode voltage.Type: GrantFiled: August 3, 2012Date of Patent: January 27, 2015Assignee: International Business Machines CorporationInventors: Howard H. Chi, Haitao O. Dai, Kai D. Feng, Donald J. Papae
-
Publication number: 20140035670Abstract: A FET pair based physically unclonable function (PUF) circuit with a constant common mode voltage and methods of use are disclosed. The circuit includes a first n-type field effect transistor (NFET) and a second NFET. The circuit also includes a first load resistor coupled to the first NFET by a first p-type field effect transistor (PFET) and a second load resistor coupled to the second NFET by a second PFET. The circuit further comprises a closed loop, wherein the closed loop creates a constant common mode voltage.Type: ApplicationFiled: August 3, 2012Publication date: February 6, 2014Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Howard H. Chi, Haitao O. Dai, Kai D. Feng, Donald J. Papae
-
Patent number: 8618839Abstract: Embodiments of the present invention provide an approach for utilizing a sense amplifier to select a suitable circuit, wherein a suitable circuit generates a voltage that is greater than or equal to a configurable reference voltage. An amplifier gain selector selects a voltage gain of a sense amplifier having input terminals, auxiliary inputs, an output, an array of resistive loads, and the amplifier gain selector. Auxiliary inputs are utilized to nullify direct current (DC) offset voltage of the sense amplifier. Combinatorial logic circuitry connects the input terminals of the sense amplifier to output terminals of a circuit that is within a group of circuits. A comparator circuit determines if the circuit generates a voltage greater than or equal to a configurable reference voltage, based on the output of the sense amplifier.Type: GrantFiled: March 13, 2012Date of Patent: December 31, 2013Assignee: International Business Machines CorporationInventors: Howard H. Chi, Haitao O. Dai, Kai D. Feng, Donald J. Papae
-
Publication number: 20130241652Abstract: Embodiments of the present invention provide an approach for utilizing a sense amplifier to select a suitable circuit, wherein a suitable circuit generates a voltage that is greater than or equal to a configurable reference voltage. An amplifier gain selector selects a voltage gain of a sense amplifier having input terminals, auxiliary inputs, an output, an array of resistive loads, and the amplifier gain selector. Auxiliary inputs are utilized to nullify direct current (DC) offset voltage of the sense amplifier. Combinatorial logic circuitry connects the input terminals of the sense amplifier to output terminals of a circuit that is within a group of circuits. A comparator circuit determines if the circuit generates a voltage greater than or equal to a configurable reference voltage, based on the output of the sense amplifier.Type: ApplicationFiled: March 13, 2012Publication date: September 19, 2013Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Howard H. Chi, Haitao O. Dai, Kai D. Feng, Donald J. Papae