Patents by Inventor Hamid Savoj

Hamid Savoj has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9405734
    Abstract: A web page or group of pages can be automatically generated based on images selected by a user. The images are analyzed for color and groups of colors for the page background and image framing are determined. Images are analyzed to determine the shapes of the images and the images are placed within appropriate shapes on a page on the web. Click-through rate can be estimated for images and this click-through rate used during the web page generation. Important sections are evaluated in the images and cropping may occur for the images on a page. Text and video can be part of the web page. Software applications can be accessed from the web page as well. The online web pages can be tailored for presentation on a mobile device.
    Type: Grant
    Filed: December 27, 2013
    Date of Patent: August 2, 2016
    Assignee: Reflektion, Inc.
    Inventors: David Berthelot, Michael Dixon, Rajeev Madhavan, Mercedes Mapua, Patrick Mihelich, Win Min, Hamid Savoj, Hsiao-Ping Tseng, James D Tucek
  • Publication number: 20140189476
    Abstract: A web page or group of pages can be automatically generated based on images selected by a user. The images are analyzed for color and groups of colors for the page background and image framing are determined. Images are analyzed to determine the shapes of the images and the images are placed within appropriate shapes on a page on the web. Click-through rate can be estimated for images and this click-through rate used during the web page generation. Important sections are evaluated in the images and cropping may occur for the images on a page. Text and video can be part of the web page. Software applications can be accessed from the web page as well. The online web pages can be tailored for presentation on a mobile device.
    Type: Application
    Filed: December 27, 2013
    Publication date: July 3, 2014
    Applicant: Reflektion, Inc.
    Inventors: David Berthelot, Michael Dixon, Rajeev Madhavan, Mercedes Mapua, Patrick Mihelich, Win Min, Hamid Savoj, Hsiao-Ping Tseng, James D. Tucek
  • Patent number: 7884649
    Abstract: Techniques in which an optimal set of clock gating elements is determined for a selected circuit design. Those clock gating elements are coupled to selected flip-flops, with the effect that those selected flip-flops will consume less dynamic power during operation of the logic circuit. The selected set of clock gating elements provides an optimal savings in overall power consumption after modification of that selected circuit design.
    Type: Grant
    Filed: February 27, 2009
    Date of Patent: February 8, 2011
    Assignee: Magma Design Automation, Inc.
    Inventors: Hamid Savoj, David Berthelot
  • Patent number: 7710156
    Abstract: A circuit ? is coupled to an individual node Nin, in a circuit for which repeated logical values of that individual node can be identified as having a set of flip-flops Fj dependent thereon, with the effect that if the individual node Nin remains unchanged for one or more clock cycles, the set of dependent flip-flops Fj can be disabled for the second and succeeding clock cycles. The circuit ? conditionally generates a clock-enabling signal Nout in response thereto. One such circuit ? conditionally includes a logical controller, whose output is coupled using a fan-out node to both an input to a state machine and a fan-in logic circuit (such as an AND gate). The flip-flop is clocked normally; its output is coupled to that same fan-in logic circuit, whose output Nout is coupled to the set of dependent flip-flops Fj.
    Type: Grant
    Filed: December 23, 2008
    Date of Patent: May 4, 2010
    Assignee: Envis Corporation
    Inventors: Hamid Savoj, David Berthelot
  • Patent number: 7103863
    Abstract: A method for modeling integrated circuit designs in a hierarchical design automation system which utilizes a block abstraction including therein set of all database objects (cells, nets, wires, vias, and blockages) that are necessary to achieve accurate placement, routing, extraction, simulation, and verification of the block's ancestors in the hierarchy.
    Type: Grant
    Filed: June 10, 2002
    Date of Patent: September 5, 2006
    Assignee: Magma Design Automation, Inc.
    Inventors: Michael A. Riepe, Robert M. Swanson, Timothy M. Burks, Lukas van Ginneken, Karen F. Vahtra, Hamid Savoj
  • Patent number: 7058907
    Abstract: A process for reducing cross-talk noise in a VLSI circuit is disclosed. The process identifies a victim net in an integrated circuit and calculates a change in ground capacitance for the victim net to identify a noise amplitude less than or equal to a maximum allowable noise height. The process selects from a library one cell or a grouping of cells having an input capacitance for the victim net closest to the change in ground capacitance. The selected cell or grouping of cells is coupled to the victim net so that its change in ground capacitance provides a noise amplitude less than (or less than or equal to) an allowable maximum noise height that may be a predetermined value. A system for reducing cross-talk noise in a VLSI circuit is also disclosed.
    Type: Grant
    Filed: February 10, 2004
    Date of Patent: June 6, 2006
    Assignee: Magma Design Automation, Inc.
    Inventors: Emre Tuncer, Hamid Savoj, Premal Buch
  • Patent number: 6845494
    Abstract: What is disclosed is a method for budgeting timing in a hierarchically decomposed integrated circuit design, which includes: 1) optimizing at least one path through block pins, the optimization resulting in assigned gains for all the cells along said at least one path; 2) performing timing analysis on the at least one path, the timing analysis using the assigned gains in order to generate arrival times for signals at said block pins; and 3) deriving a tinting budget by examining said generated arrival times at said block pins.
    Type: Grant
    Filed: June 10, 2002
    Date of Patent: January 18, 2005
    Assignee: Magma Design Automation, Inc.
    Inventors: Timothy M. Burks, Michael A. Riepe, Hamid Savoj, Robert M. Swanson, Karen E. Vahtra, Lukas van Ginneken
  • Publication number: 20040205678
    Abstract: A process for reducing cross-talk noise in a VLSI circuit is disclosed. The process identifies a victim net in an integrated circuit and calculates a change in ground capacitance for the victim net to identify a noise amplitude less than or equal to a maximum allowable noise height. The process selects from a library one cell or a grouping of cells having an input capacitance for the victim net closest to the change in ground capacitance. The selected cell or grouping of cells is coupled to the victim net so that its change in ground capacitance provides a noise amplitude less than (or less than or equal to) an allowable maximum noise height that may be a predetermined value. A system for reducing cross-talk noise in a VLSI circuit is also disclosed.
    Type: Application
    Filed: February 10, 2004
    Publication date: October 14, 2004
    Inventors: Emre Tuncer, Hamid Savoj, Premal Buch
  • Publication number: 20040078767
    Abstract: A method for modeling integrated circuit designs in a hierarchical design automation system which utilizes a block abstraction including therein set of all database objects (cells, nets, wires, vias, and blockages) that are necessary to achieve accurate placement, routing, extraction, simulation, and verification of the block's ancestors in the hierarchy.
    Type: Application
    Filed: June 10, 2002
    Publication date: April 22, 2004
    Inventors: Timothy M. Burks, Michael A. Riepe, Hamid Savoj, Robert M. Swanson, Karen Vahtra, Lukas van Ginneken
  • Patent number: 6553338
    Abstract: A strategy for optimal buffering in the case of an infinitely long wire buffered with an arbitrary number of equally spaced single-size buffers is presented. A simple but efficient technique is proposed using this to choose a buffer size and determine a good inter-buffering distance up front, thus enabling fast, efficient buffer insertion. The analysis also allows representing delays of long wires as a simple function of the length and buffer and wire widths. Based on this, a novel constant wire delay approach is proposed where the proposed wire delay model is used for fairly accurate prediction of wire delays early in the design process and these predictions are later met via buffer insertion and wire sizing.
    Type: Grant
    Filed: April 27, 1999
    Date of Patent: April 22, 2003
    Assignee: Magma Design Automation, Inc.
    Inventors: Premal V. Buch, Hamid Savoj, Lukas P. P. P. Van Ginneken
  • Publication number: 20030009734
    Abstract: What is disclosed is a method for budgeting timing in a hierarchically decomposed integrated circuit design, which includes: 1) optimizing at least one path through block pins, the optimization resulting in assigned gains for all the cells along said at least one path; 2) performing timing analysis on the at least one path, the timing analysis using the assigned gains in order to generate arrival times for signals at said block pins; and 3) deriving a timing budget by examining said estimated arrival times at said block pins.
    Type: Application
    Filed: June 10, 2002
    Publication date: January 9, 2003
    Inventors: Timothy M. Burks, Michael A. Riepe, Hamid Savoj, Robert M. Swanson, Karen Vahtra, Lukas van Ginneken