Patents by Inventor Hans-Gerd Jetten

Hans-Gerd Jetten has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8587110
    Abstract: A semiconductor module having a semiconductor chip stack and a method for producing the same is disclosed. In one embodiment, a thermally conductive layer with anisotropically thermally conductive particles is arranged between the semiconductor chips. The anisotropically thermally conductive particles have a lower thermal conductivity in a direction vertically with respect to the layer or the film than in a direction of the layer or the film.
    Type: Grant
    Filed: December 21, 2011
    Date of Patent: November 19, 2013
    Assignee: Infineon Technologies AG
    Inventors: Markus Brunnbauer, Markus Fink, Hans-Gerd Jetten
  • Publication number: 20120104592
    Abstract: A semiconductor module having a semiconductor chip stack and a method for producing the same is disclosed. In one embodiment, a thermally conductive layer with anisotropically thermally conductive particles is arranged between the semiconductor chips. The anisotropically thermally conductive particles have a lower thermal conductivity in a direction vertically with respect to the layer or the film than in a direction of the layer or the film.
    Type: Application
    Filed: December 21, 2011
    Publication date: May 3, 2012
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Markus Brunnbauer, Markus Fink, Hans-Gerd Jetten
  • Patent number: 8106497
    Abstract: A semiconductor module having a semiconductor chip stack and a method for producing the same is disclosed. In one embodiment, a thermally conductive layer with anisotropically thermally conductive particles is arranged between the semiconductor chips. The anisotropically thermally conductive particles have a lower thermal conductivity in a direction vertically with respect to the layer or the film than in a direction of the layer or the film.
    Type: Grant
    Filed: January 12, 2007
    Date of Patent: January 31, 2012
    Assignee: Infineon Technologies AG
    Inventors: Markus Brunnbauer, Markus Fink, Hans-Gerd Jetten
  • Patent number: 7986023
    Abstract: One or more embodiments are directed to a semiconductor structure, comprising: a support; a semiconductor chip at least partially embedded within the support; and an inductor electrically coupled to the chip, at least a portion of the inductor overlying the support outside the lateral boundary of the chip.
    Type: Grant
    Filed: September 17, 2007
    Date of Patent: July 26, 2011
    Assignee: Infineon Technologies AG
    Inventors: Helmut Tews, Hans-Gerd Jetten, Hans-Joachim Barth
  • Patent number: 7816792
    Abstract: One or more embodiments are related to a semiconductor structure, comprising: a semiconductor chip; a conductive layer comprising at least a first conductive pathway and a second conductive pathway spacedly disposed from the first conductive pathway, the first conductive pathway electrically coupled to the chip, at least a portion of the first conductive pathway disposed outside the lateral boundary of the chip, at least a portion of the second conductive pathway disposed outside the lateral boundary of the chip; and a conductive interconnect disposed outside the lateral boundary of the chip, the conductive interconnect electrically coupling the first conductive pathway to the second conductive pathway.
    Type: Grant
    Filed: September 14, 2007
    Date of Patent: October 19, 2010
    Assignee: Infineon Technologies AG
    Inventors: Helmut Tews, Hans-Gerd Jetten, Hans-Joachim Barth
  • Patent number: 7777300
    Abstract: One or more embodiments are related to a semiconductor structure, comprising: a semiconductor chip having a final metal layer; a dielectric layer disposed over the final metal layer; and a conductive layer deposed over the dielectric layer, the dielectric layer being between the final metal layer and the conductive layer.
    Type: Grant
    Filed: September 18, 2007
    Date of Patent: August 17, 2010
    Assignee: Infineon Technologies AG
    Inventors: Helmut Tews, Hans-Gerd Jetten, Alexander von Glasow, Hans-Joachim Barth
  • Publication number: 20090072411
    Abstract: One or more embodiments are related to a semiconductor structure, comprising: a semiconductor chip; a conductive layer comprising at least a first conductive pathway and a second conductive pathway spacedly disposed from the first conductive pathway, the first conductive pathway electrically coupled to the chip, at least a portion of the first conductive pathway disposed outside the lateral boundary of the chip, at least a portion of the second conductive pathway disposed outside the lateral boundary of the chip; and a conductive interconnect disposed outside the lateral boundary of the chip, the conductive interconnect electrically coupling the first conductive pathway to the second conductive pathway.
    Type: Application
    Filed: September 14, 2007
    Publication date: March 19, 2009
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Helmut Tews, Hans-Gerd Jetten, Hans-Joachim Barth
  • Publication number: 20090072388
    Abstract: One or more embodiments are directed to a semiconductor structure, comprising: a support; a semiconductor chip at least partially embedded within the support; and an inductor electrically coupled to the chip, at least a portion of the inductor overlying the support outside the lateral boundary of the chip.
    Type: Application
    Filed: September 17, 2007
    Publication date: March 19, 2009
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Helmut Tews, Hans-Gerd Jetten, Hans-Joachim Barth
  • Publication number: 20090073633
    Abstract: One or more embodiments are related to a semiconductor structure, comprising: a semiconductor chip having a final metal layer; a dielectric layer disposed over the final metal layer; and a conductive layer deposed over the dielectric layer, the dielectric layer being between the final metal layer and the conductive layer.
    Type: Application
    Filed: September 18, 2007
    Publication date: March 19, 2009
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Helmut Tews, Hans-Gerd Jetten, Alexander Von Glasow, Hans-Joachim Barth
  • Publication number: 20070176277
    Abstract: A semiconductor module having a semiconductor chip stack and a method for producing the same is disclosed. In one embodiment, a thermally conductive layer with anisotropically thermally conductive particles is arranged between the semiconductor chips. The anisotropically thermally conductive particles have a lower thermal conductivity in a direction vertically with respect to the layer or the film than in a direction of the layer or the film.
    Type: Application
    Filed: January 12, 2007
    Publication date: August 2, 2007
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Markus Brunnbauer, Markus Fink, Hans-Gerd Jetten