Patents by Inventor Hanxing WANG

Hanxing WANG has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240113103
    Abstract: An integrated device, a semiconductor device, and an integrated device manufacturing method are provided, to improve capacitor integration density of the integrated device. The integrated device includes: A first dielectric layer is disposed on a first metal layer; the first metal layer, the first dielectric layer, and a gate metal layer on the first dielectric layer form a first capacitor; the gate metal layer, a second dielectric layer on the gate metal layer, and a second metal layer on the second dielectric layer form a second capacitor; and the first metal layer is connected to the second metal layer through a first conductor structure, so that the first capacitor and the second capacitor are connected in parallel.
    Type: Application
    Filed: December 8, 2023
    Publication date: April 4, 2024
    Inventors: Gaofei TANG, Qilong BAO, Hanxing WANG, Qimeng JIANG, Dongfa OUYANG
  • Publication number: 20230420537
    Abstract: A field effect transistor includes a channel layer, a source, a drain, a gate structure, and a gate metal layer; and the gate structure includes a P-type gallium nitride layer and an N-type gallium nitride layer that are disposed in a stacking manner, so that a gate metal/pGaN Schottky diode is replaced with an nGaN/pGaN reverse bias diode, to improve a gate voltage-withstand capability of the field effect transistor, thereby improving a breakdown capability of the field effect transistor. A doping density of the P-type gallium nitride layer is between 1×1018 cm?3 and 1×1019 cm?3, so that a charge storage effect during operation of a device can be reduced, carriers at the pGaN layer can be exhausted as much as possible, and redundant-charge storage is avoided, thereby improving operating threshold voltage stability of the device.
    Type: Application
    Filed: September 8, 2023
    Publication date: December 28, 2023
    Inventors: Qilong BAO, Qimeng JIANG, Gaofei TANG, Hanxing WANG, Gilberto CURATOLA
  • Publication number: 20230411486
    Abstract: The disclosure relates to a Gallium Nitride power transistor, comprising: a buffer layer; and a barrier layer having a top side, a bottom side, the bottom side facing the buffer layer, the bottom side of the barrier layer is placed on the buffer layer; an interlayer interposed between a p-type doped Gallium Nitride layer and a metal gate layer, the interlayer is made of a III-V compound semiconductor comprising a combination of at least one group III element with at least one group V element, the p-type doped Gallium Nitride layer is placed on the top side of the barrier layer, the metal gate layer is electrically connected to the p-type doped Gallium Nitride layer via the interlayer to form a rectifying metal-semiconductor junction with the p-type doped Gallium Nitride layer.
    Type: Application
    Filed: September 1, 2023
    Publication date: December 21, 2023
    Inventors: Gilberto Curatola, Qilong Bao, Qimeng Jiang, Gaofei Tang, Hanxing Wang
  • Patent number: 11791627
    Abstract: An ESD protection circuit is provided, including a negative ESD protection module and a positive ESD protection module, where the negative ESD protection module includes a first resistor, a charging capacitor, a first field effect transistor, and a second field effect transistor, and the positive ESD protection module includes a fourth field effect transistor. When a negative ESD event occurs, there is a comparatively large transient voltage at a gate of a P-type enhanced GaN power device relative to a source of the P-type enhanced GaN power device. Therefore, a displacement current from the source to the gate of the P-type enhanced GaN power device is generated on the charging capacitor. A voltage drop generated by the displacement current on the first resistor may enable the first field effect transistor and the second field effect transistor to form a path when the first field effect transistor is turned on.
    Type: Grant
    Filed: July 12, 2022
    Date of Patent: October 17, 2023
    Assignee: Huawei Technologies Co., Ltd.
    Inventors: Qimeng Jiang, Yushan Li, Hanxing Wang
  • Publication number: 20230085872
    Abstract: This application provides a chip, a gallium nitride power device, and a power drive circuit. The chip includes a substrate and a plurality of gallium nitride components disposed on the substrate. The plurality of gallium nitride components are arranged in an array. The gallium nitride component includes an active region and a non-active region separately disposed on the substrate. The non-active region surrounds a side surface of the active region. The active region includes a heterojunction formed by a gallium nitride layer and an aluminum gallium nitride layer. The non-active region includes a plurality of grooves spaced apart. The plurality of grooves penetrate the non-active region and expose the substrate, and the plurality of grooves are used to isolate adjacent gallium nitride components.
    Type: Application
    Filed: November 30, 2022
    Publication date: March 23, 2023
    Inventors: Zhaozheng Hou, Hanxing Wang, Gaofei Tang
  • Publication number: 20230006440
    Abstract: An ESD protection circuit is provided, including a negative ESD protection module and a positive ESD protection module, where the negative ESD protection module includes a first resistor, a charging capacitor, a first field effect transistor, and a second field effect transistor, and the positive ESD protection module includes a fourth field effect transistor. When a negative ESD event occurs, there is a comparatively large transient voltage at a gate of a P-type enhanced GaN power device relative to a source of the P-type enhanced GaN power device. Therefore, a displacement current from the source to the gate of the P-type enhanced GaN power device is generated on the charging capacitor. A voltage drop generated by the displacement current on the first resistor may enable the first field effect transistor and the second field effect transistor to form a path when the first field effect transistor is turned on.
    Type: Application
    Filed: July 12, 2022
    Publication date: January 5, 2023
    Inventors: Qimeng JIANG, Yushan LI, Hanxing WANG
  • Publication number: 20220344485
    Abstract: A gallium nitride (GaN) device, where a drain of the GaN device includes a p-type (P-GaN) layer and a drain metal. The drain metal includes a plurality of first structural intervals and a plurality of second structural intervals. The plurality of first structural intervals and the plurality of second structural intervals are alternately distributed in the gate width direction. In this way, the drain metal implements local injection of holes for the device in the first structural intervals, and forms ohmic contact in the second structural intervals, implementing current conduction from a drain to a source of the device.
    Type: Application
    Filed: April 22, 2022
    Publication date: October 27, 2022
    Inventors: Qilong Bao, Qimeng Jiang, Gaofei Tang, Hanxing Wang, Boning Huang, Zhaozheng Hou
  • Patent number: 11411396
    Abstract: An ESD protection circuit is provided, including a negative ESD protection module and a positive ESD protection module, where the negative ESD protection module includes a first resistor, a charging capacitor, a first field effect transistor, and a second field effect transistor, and the positive ESD protection module includes a fourth field effect transistor. When a negative ESD event occurs, there is a comparatively large transient voltage at a gate of a P-type enhanced GaN power device relative to a source of the P-type enhanced GaN power device. Therefore, a displacement current from the source to the gate of the P-type enhanced GaN power device is generated on the charging capacitor. A voltage drop generated by the displacement current on the first resistor may enable the first field effect transistor and the second field effect transistor to form a path when the first field effect transistor is turned on.
    Type: Grant
    Filed: March 24, 2021
    Date of Patent: August 9, 2022
    Assignee: Huawei Technologies Co., Ltd.
    Inventors: Qimeng Jiang, Yushan Li, Hanxing Wang
  • Publication number: 20210210955
    Abstract: An ESD protection circuit is provided, including a negative ESD protection module and a positive ESD protection module, where the negative ESD protection module includes a first resistor, a charging capacitor, a first field effect transistor, and a second field effect transistor, and the positive ESD protection module includes a fourth field effect transistor. When a negative ESD event occurs, there is a comparatively large transient voltage at a gate of a P-type enhanced GaN power device relative to a source of the P-type enhanced GaN power device. Therefore, a displacement current from the source to the gate of the P-type enhanced GaN power device is generated on the charging capacitor. A voltage drop generated by the displacement current on the first resistor may enable the first field effect transistor and the second field effect transistor to form a path when the first field effect transistor is turned on.
    Type: Application
    Filed: March 24, 2021
    Publication date: July 8, 2021
    Inventors: Qimeng JIANG, Yushan LI, Hanxing WANG