Patents by Inventor Harley P. Pritt

Harley P. Pritt has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5390333
    Abstract: In a multinode switch array, the maximum number of nodes that can be passing data from input to output lead can be no greater than the number of output leads in the array. Thus, the remaining nodes, while not performing a useful switch function, when implemented in CMOS (complementary metal oxide semiconductor), are consuming power due to changing logic levels in the circuitry and are causing the input data drivers to consume power due to the loading effect of the non-functional but actively connected nodes. The present invention overcomes these prior art disadvantages by ascertaining from the indirect address data stored in connect memory of each node, the times that the traffic memory needs to be activated and deactivates the memory and any associated driver at all other times in a manner such that it and the data driver are not consuming power incurred by data transfer operations.
    Type: Grant
    Filed: October 20, 1992
    Date of Patent: February 14, 1995
    Assignee: Alcatel Network Systems, Inc.
    Inventors: Harley P. Pritt, Michael A. Zeeff, Paul A. Littlewood
  • Patent number: 4864574
    Abstract: A clock signal produced by a master oscillator is monitored continuously by a detector circuit having a local oscillator which is stabilized in frequency by injection of the master clock signal. The master clock signal is first divided and the divided clock signal is then retimed by the stabilized lock clock signal. The retimed, divided clock signal is then shifted by one complete clock cycle. If the master oscillator clock signal is valid, the retimed clock signal and its shifted counterpart will always assume opposite logic values. The detector circuit generates a logic output signal which assumes a logic 0 value when the two signals are in opposite states, indicating a valid clock condiiton, and a logic 1 value when the signals have the same logic state, indicating an invalid clock condition.
    Type: Grant
    Filed: February 4, 1988
    Date of Patent: September 5, 1989
    Assignee: Rockwell International Corporation
    Inventor: Harley P. Pritt