Patents by Inventor Haruhide Kikuchi

Haruhide Kikuchi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9006807
    Abstract: According to one embodiment, a solid-state image sensing device includes a semiconductor substrate having a first and second surface, an insulating film covering an element on the first surface, a pixel array including pixels configured to photoelectrically convert light applied on the side of the second surface, contact regions in the semiconductor substrate, one or more through-electrodes respectively provided in the contact regions, and first pads provided on the side of the second surface to correspond to the respective contact regions. The first pad extends in a first direction from the contact regions toward the pixel array.
    Type: Grant
    Filed: March 22, 2013
    Date of Patent: April 14, 2015
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Ikuko Inoue, Masahiro Baba, Eiji Sato, Haruhide Kikuchi
  • Publication number: 20130248862
    Abstract: According to one embodiment, a solid-state image sensing device includes a semiconductor substrate having a first and second surface, an insulating film covering an element on the first surface, a pixel array including pixels configured to photoelectrically convert light applied on the side of the second surface, contact regions in the semiconductor substrate, one or more through-electrodes respectively provided in the contact regions, and first pads provided on the side of the second surface to correspond to the respective contact regions. The first pad extends in a first direction from the contact regions toward the pixel array.
    Type: Application
    Filed: March 22, 2013
    Publication date: September 26, 2013
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Ikuko INOUE, Masahiro Baba, Eiji Sato, Haruhide Kikuchi
  • Patent number: 6559697
    Abstract: A multiplied clock generating circuit for generating and outputting an output clock signal that has a higher frequency than an input clock by a factor M is described.
    Type: Grant
    Filed: March 15, 2002
    Date of Patent: May 6, 2003
    Assignee: Kabushiki Kaisha Toshiba
    Inventor: Haruhide Kikuchi
  • Publication number: 20020145456
    Abstract: A multiplied clock generating circuit for generating and outputting an output clock signal that has a higher frequency than an input clock by a factor M is described.
    Type: Application
    Filed: March 15, 2002
    Publication date: October 10, 2002
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Haruhide Kikuchi
  • Patent number: 6202078
    Abstract: A booth decoder decodes A or −A according to a booth algorithm, depending upon whether A×B or −A×B should be multiplied. A partial multiplier/partial adder circuit 30 generates partial products of A×B or −A×B following to a result of the decoding, and sequentially adds these partial products. Data C, or data made by inverting bits of C, is input to the partial multiplier/partial adder circuit 30, depending upon whether C should be added or −C should be added to the result of multiplication. Also the data C or data made by inverting bits of C are sequentially added by the partial multiplier/partial adder circuit 30. A final adder circuit 50 executes final addition of these partial products, and adds 1 when −C should be added. Thus, Z=±(A×B)±C (the order of signs being variable) can be calculated.
    Type: Grant
    Filed: October 23, 1998
    Date of Patent: March 13, 2001
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Haruhide Kikuchi, Masayuki Koizumi