Patents by Inventor Haruhisa Ando
Haruhisa Ando has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Patent number: 7616242Abstract: A system and method are disclosed to enlarge the sub-threshold current coefficient “?” of a reset transistor connected to a photodiode in an L-L (Linear Logarithmic) pixel sensor without modifying any semiconductor process parameters. In one embodiment, a coupling capacitor is introduced between the gate and source terminals of the reset transistor. The gate node of the reset transistor is kept floating and the change in its source voltage Vs is coupled to its gate voltage Vg by a certain rate with the help of the coupling capacitor. Thus, an effective change in (Vg-Vs) is made small, which is equivalent to enlarging the sub-threshold coefficient “?” In this manner, the signal gain in the logarithmic region of operation of the pixel sensor can be controlled by changing the coupling capacitance between the source and gate terminals of the reset transistor connected to the photodiode. The signal conversion gain in the logarithmic region is increased, but the gain in the linear region is unchanged.Type: GrantFiled: June 16, 2004Date of Patent: November 10, 2009Assignee: Micron Technology, Inc.Inventors: Haruhisa Ando, Isao Takayanagi
-
Patent number: 7446812Abstract: Embodiments provide a method and apparatus that achieve wide dynamic range operation of an image sensor. In an array of pixel cells, first charge is accumulated in a first subset of pixel cells during a first integration period and second charge is accumulated in a second subset of pixel cells during a second integration period. A length of the first integration period is different than a length of the second integration period, and the first and second charge are accumulated during a same frame and are read out.Type: GrantFiled: January 13, 2004Date of Patent: November 4, 2008Assignee: Micron Technology, Inc.Inventors: Haruhisa Ando, Junichi Nakamura
-
Patent number: 7119317Abstract: A wide dynamic range imager with a dual integration, selective readout operating method that requires only one readout chain. First signals from a row of pixels are digitized and stored into a memory after a first integration period. A flag is set and stored in the memory for each pixel that reached a threshold value during the first integration period. Second signals from the row are read after a second shorter integration period. If the pixel's corresponding flag bit was set, the second signal is stored (overwriting the first signal) and is subsequently used by processing circuitry to generate the appropriate pixel signal based on a full range signal and the second signal. Otherwise, the first signal is processed by the processing circuitry.Type: GrantFiled: July 29, 2004Date of Patent: October 10, 2006Assignee: Micron Technology, Inc.Inventors: Haruhisa Ando, Toshinori Otaka
-
Publication number: 20060011810Abstract: A wide dynamic range imager with a dual integration, selective readout operating method that requires only one readout chain. First signals from a row of pixels are digitized and stored into a memory after a first integration period. A flag is set and stored in the memory for each pixel that reached a threshold value during the first integration period. Second signals from the row are read after a second shorter integration period. If the pixel's corresponding flag bit was set, the second signal is stored (overwriting the first signal) and is subsequently used by processing circuitry to generate the appropriate pixel signal based on a full range signal and the second signal. Otherwise, the first signal is processed by the processing circuitry.Type: ApplicationFiled: July 29, 2004Publication date: January 19, 2006Inventors: Haruhisa Ando, Toshinori Otaka
-
Publication number: 20050151866Abstract: Embodiments provide a method and apparatus that achieve wide dynamic range operation of an image sensor. In an array of pixel cells, first charge is accumulated in a first subset of pixel cells during a first integration period and second charge is accumulated in a second subset of pixel cells during a second integration period. A length of the first integration period is different than a length of the second integration period, and the first and second charge are accumulated during a same frame and are read out.Type: ApplicationFiled: January 13, 2004Publication date: July 14, 2005Inventors: Haruhisa Ando, Junichi Nakamura
-
Publication number: 20040233313Abstract: A system and method are disclosed to enlarge the sub-threshold current coefficient “&agr;” of a reset transistor connected to a photodiode in an L-L (Linear Logarithmic) pixel sensor without modifying any semiconductor process parameters. In one embodiment, a coupling capacitor is introduced between the gate and source terminals of the reset transistor. The gate node of the reset transistor is kept floating and the change in its source voltage Vs is coupled to its gate voltage Vg by a certain rate with the help of the coupling capacitor. Thus, an effective change in (Vg-Vs) is made small, which is equivalent to enlarging the sub-threshold coefficient “&agr;.” In this manner, the signal gain in the logarithmic region of operation of the pixel sensor can be controlled by changing the coupling capacitance between the source and gate terminals of the reset transistor connected to the photodiode.Type: ApplicationFiled: June 16, 2004Publication date: November 25, 2004Inventors: Haruhisa Ando, Isao Takayanagi
-
Patent number: 4908684Abstract: A solid-state imaging device includes a vertical CCD shift register for transferring electric charge. The electrode of the vertical CCD located nearest to the substrate is extended outside of the region of the vertical CCD to a region of a layer where isolation is required. The layer is thus imparted with two functions, that is, the function of the CCD electrode and that of the iolation electrode. An overflow transistor is also provided to discharge excess charge produced by high intensity light.Type: GrantFiled: July 7, 1987Date of Patent: March 13, 1990Assignees: Hitachi, Ltd., Hitachi Device Engineering Co., Ltd.Inventors: Norio Koike, Toshifumi Ozaki, Masaaki Nakai, Haruhisa Ando, Shinya Ohba, Hideyuki Ono, Hajime Akimoto, Hajime Kinugasa
-
Patent number: 4862487Abstract: Vertical CCD registers constituting parts of an interline type CCD imaging device hold independently the signal charges transferred from photoelectric conversion elements and having different storage durations. Transfer of charge to the vertical CCD registers from the photoelectric conversion element is performed at least twice during one field period. The vertical CCD registers transfer the signal charges of different storage durations independent of one another.Type: GrantFiled: April 6, 1988Date of Patent: August 29, 1989Assignee: Hitachi, Ltd.Inventors: Haruhisa Ando, Masaaki Nakai, Hideyuki Ono, Toshifumi Ozaki, Shinya Ohba, Norio Koike
-
Patent number: 4689687Abstract: A charge transfer type solid-state device incorporating a charge coupled device (CCD). In order to eliminate field after image and smear, at least two electrode pairs are provided in a vertical CCD shift register for transferring the signal charges stored in photoelectric conversion elements, the electrode pairs being disposed within the vertical pitch of the photoelectric conversion elements.Type: GrantFiled: November 12, 1985Date of Patent: August 25, 1987Assignee: Hitachi, Ltd.Inventors: Norio Koike, Masaaki Nakai, Haruhisa Ando, Toshifumi Ozaki, Shinya Ohba, Hideyuki Ono, Toshiyuki Akiyama
-
Patent number: 4621291Abstract: This invention relates to an area imaging device having an array of picture elements formed of photodiodes and insulated-gate MOSTs which is vertically scanned by a shift register and horizontally scanned by a charge transfer device (CTD). The solid-state imaging device according to this invention has a transfer MOST provided between a vertical signal output line and a horizontal switch MOST, a resetting MOST connected to the junction between said transfer MOST and the horizontal switch MOST, and a mechanism for setting the vertical signal line at a reference potential just before signal transfer. The transfer MOST connected between the junction of the horizontal switch MOST and the resetting MOST and the vertical signal line is a double-gate MOST formed of a series connection of a transfer gate and another transfer gate. Therefore, the charges under the gate of the transfer MOST can be removed for fixed noise to be greatly reduced.Type: GrantFiled: February 1, 1983Date of Patent: November 4, 1986Assignee: Hitachi, Ltd.Inventors: Iwao Takemoto, Shinya Ohba, Masakazu Aoki, Haruhisa Ando, Masaaki Nakai, Toshifumi Ozaki, Takuya Imaide
-
Patent number: 4578707Abstract: Herein disclosed is a method of reducing the vertical smears which are generated in a solid state image sensor including a plurality of vertical signal lines for transferring signal charges in a vertical direction and at least one charge transfer device for transferring the signal charges in a horizontal direction.The smear charges stored in the vertical signal lines and the signal charges generated in a photoelectric conversion element in response to an incident ray are inputted separately of each other for a horizontal blanking period to the charge transfer device for the horizontal transfer. During a tracing period, a smear voltage and a signal voltage are outputted separately of each other from said charge transfer device. The smear voltage adjusted is subtracted from the signal voltage to eliminate the smear component which has been mixed into the signal voltage.Type: GrantFiled: October 18, 1984Date of Patent: March 25, 1986Assignee: Hitachi, Ltd.Inventors: Naoki Ozawa, Toshiyuki Akiyama, Shuusaku Nagahara, Shinya Ohba, Haruhisa Ando, Toshifumi Ozaki
-
Patent number: 4577231Abstract: Disclosed is a two-dimensionally arrayed solid-state imaging device for a television camera having a photodiode array arranged at a photo-sensing section and a readout horizontal register constructed by a charge transfer device (CTD) such as a BCD, CCD or BBD. An inverter circuit is provided for each of the vertical signal lines. An input of the inverter circuit is connected to a vertical signal line drain of at least one transfer transistor arranged between the vertical signal line and the CTD, and an output of the inverter circuit is connected to a gate of the transfer transistor. Transfer efficiency is improved by the insertion of the inverter circuit and fixed pattern noise is substantially reduced by supplying bias currents.Type: GrantFiled: March 17, 1983Date of Patent: March 18, 1986Assignee: Hitachi, Ltd.Inventors: Shinya Ohba, Haruhisa Ando, Masaaki Nakai, Toshifumi Ozaki, Koichi Seki, Kenji Takahashi, Toshiyuki Akiyama, Iwao Takemoto, Takuya Imaide, Akihide Okuda, Masaharu Kubo
-
Patent number: 4551742Abstract: A solid-state imaging device is provided with picture elements which are each composed of a photoelectric conversion element and a MOS transistor as a switching element and which are arranged in the form of a matrix. A scanning mechanism sequentially scans the picture elements to sequentially read out photoelectric conversion signals. To eliminate smear and reduce parasitic capacitance, a high-impurity-concentration diffusion layer serving as an output terminal of the MOS transistor constituting the picture element is formed on an insulator layer for isolating the elements.Type: GrantFiled: August 14, 1984Date of Patent: November 5, 1985Assignee: Hitachi, Ltd.Inventors: Iwao Takemoto, Shiya Ohba, Masakazu Aoki, Haruhisa Ando, Masaaki Nakai, Toshifumi Ozaki, Masao Tamura, Masanobu Miyao
-
Patent number: 4532549Abstract: Disclosed is a solid-state imaging device wherein optical information of a number of photo-electric conversion elements arranged in a matrix is read into vertical signal lines by a vertical shift register and then the optical information on the vertical signal lines is horizontally scanned by a horizontal register of a charge transfer device. Bias charge storage means and quasi-signal sweep-out drains are disposed between the horizontal register and the vertical signal lines, and a bias charge input means is arranged in the horizontal register. In order to ensure high efficiency in transferring signals between the vertical lines to the storage means, the sweep-out drains and the charge transfer device, it is arranged for bias charges to be provided at each stage of transfer. Thus, bias charges supplied from the storage means are used to transfer charges from the vertical lines to the storage means.Type: GrantFiled: March 10, 1983Date of Patent: July 30, 1985Assignee: Hitachi, Ltd.Inventors: Toshifumi Ozaki, Shinya Ohba, Iwao Takemoto, Masaaki Nakai, Haruhisa Ando, Shusaku Nagahara, Takuya Imaide, Kenji Takahashi, Toshiyuki Akiyama
-
Patent number: 4456929Abstract: In a solid state image pick-up device of the type comprising a first semiconductor layer including a photoelectric conversion element array, and vertical and horizontal switching elements adapted to select the photoelectric conversion elements, a second semiconductor layer including a horizontal shift register for selecting the horizontal switching elements, a third semiconductor layer including a vertical shift register for selecting the vertical switching elements, the first, second and third semiconductor layers are insulated from each other, and gate voltage V.sub.SMOS.L impressed upon a gate electrode of a not selected horizontal switching element is made to satisfy a relation V.sub.SMOS.L .gtoreq.V.sub.WPD +F.sub.FB where V.sub.WPD represents a potential of the first semiconductor layer, and V.sub.FB a flat band voltage beneath gate electrodes of the horizontal switching elements.Type: GrantFiled: June 4, 1982Date of Patent: June 26, 1984Assignee: Hitachi, Ltd.Inventors: Masakazu Aoki, Haruhisa Ando, Shinya Ohba, Iwao Takemoto
-
Patent number: 4413283Abstract: A solid-state imaging device comprises a plurality of photodiodes arranged in a matrix form in the same semiconductor substrate, horizontal and vertical switching elements for selecting the photodiodes, horizontal and vertical shift registers for supplying scan pulses to the horizontal and vertical switching elements, and an interlace circuit for simultaneously selecting two vertical gate lines to simultaneously read two picture element rows. A buffer circuit is inserted between the interlace circuit and the vertical gate lines for changing a potential level of one of the two selected vertical gate lines from a high level to a low level prior to changing the potential level of the other vertical gate line.Type: GrantFiled: December 21, 1981Date of Patent: November 1, 1983Assignee: Hitachi, Ltd.Inventors: Masakazu Aoki, Haruhisa Ando, Shinya Ohba, Iwao Takemoto
-
Patent number: 4392158Abstract: In a solid-state imaging device having a plurality of photodiodes which are arrayed in two dimensions on an identical semiconductor body, a group of horizontal switching elements and a group of vertical switching elements which pick up the photodiodes, and a horizontal scanning circuit and a vertical scanning circuit which impress scanning pulses on the horizontal and vertical switching elements respectively, and having an interlaced scanning mechanism which picks up a plurality of vertical scanning lines by means of interlace switching elements so as to permit horizontal scanning of scanning lines of a plurality of rows; a solid-state imaging device characterized in that said interlaced scanning mechanism includes insulated-gate field effect transistors for recovering voltage levels of the scanning pulses having undergone voltage drops due to the interlace switching elements.Type: GrantFiled: April 24, 1981Date of Patent: July 5, 1983Assignee: Hitachi, Ltd.Inventors: Masakazu Aoki, Haruhisa Ando, Shinya Ohba, Shoji Hanamura, Iwao Takemoto, Ryuichi Izawa
-
Patent number: 4349743Abstract: A solid-state imaging device wherein a MOS sensor is employed for a photosensor part, a CTD shift register is employed for a read-out circuit, first and second transfer gates are connected between vertical signal output lines and the CTD, and a reset gate is connected between a juncture of the first and second transfer gates and a reset voltage line. A method is adopted in which signal outputs of a plurality of rows are transferred to the CTD in a horizontal blanking period, and signals of a plurality of rows are simultaneously read out in a horizontal scanning period. At the signal transfer, bias charges are dumped into the vertical signal output lines from the CTD, and mixed charges consisting of the bias charges and signal charges are transferred to the CTD. Thereafter, the signals are read out.Type: GrantFiled: November 14, 1980Date of Patent: September 14, 1982Assignee: Hitachi, Ltd.Inventors: Shinya Ohba, Shoji Hanamura, Toshifumi Ozaki, Masaharu Kubo, Masaaki Nakai, Kenji Takahashi, Masakazu Aoki, Iwao Takemoto, Haruhisa Ando, Ryuichi Izawa
-
Patent number: 4323912Abstract: In a solid-state imaging device having a semiconductor integrated circuit in which a plurality of switching elements for addressing positions of picture elements and scanning circuitry for turning the switching elements "on" and "off" in time sequence are disposed on an identical substrate, a photoconductive film which is disposed on the integrated circuit and which is connected with the respective switching elements, and a light transmitting electrode which is disposed on the photoconductive film, a voltage being applied to the light transmitting electrode thereby to bias a region of the photoconductive film on a light entrance side either positively or negatively with respect to a region thereof on the opposite side; a solid-state imaging device characterized in that said each switching element is an element which uses carriers of a polarity opposite to that of carriers having a greater mobility in said photoconductive film.Type: GrantFiled: May 23, 1980Date of Patent: April 6, 1982Assignee: Hitachi, Ltd.Inventors: Norio Koike, Toshihisa Tsukada, Haruhisa Ando, Hideaki Yamamoto, Tadaaki Hirai, Masaharu Kubo, Eiichi Maruyama, Toru Baji, Yukio Takasaki, Shusaku Nagahara
-
Patent number: 4295055Abstract: A circuit for generating scanning pulses comprising a plurality of stages of basic circuits connected in series, said each basic circuit comprising first, second and third insulated gate field-effect transistors (MISTs) each of which has first and second terminals each being either of source and drain terminals and a gate terminal, said first terminal of said first MIST being used as a clock pulse-applying terminal, said gate terminal of said first MIST being used as an input terminal, said second terminal of said first MIST and said first terminal and said gate terminal of said second MIST being connected and used as a scanning pulse output terminal, said second terminal of said second MIST and said first terminal of said third MIST being connected and used as an output terminal, said second terminal of said third MIST being used as a ground terminal, said gate terminal of said third MIST being used as a feedback input terminal.Type: GrantFiled: June 6, 1979Date of Patent: October 13, 1981Assignees: Hitachi, Ltd., Hitachi Denshi Kabushiki KaishaInventors: Iwao Takemoto, Norio Koike, Shinya Ohba, Haruhisa Ando, Masaaki Nakai, Syoji Hanamura, Ryuichi Izawa, Masaharu Kubo, Masakazu Aoki, Shuhei Tanaka