Patents by Inventor Hee-Sung Kang

Hee-Sung Kang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080032483
    Abstract: In a trench isolation method, a semiconductor substrate having an N-MOS region and a P-MOS region is prepared. A first mask pattern exposing an N-MOS field region is formed on the N-MOS region, and a second mask pattern exposing a P-MOS field region is formed on the P-MOS region. A first photoresist pattern is formed to cover the P-MOS region and expose the N-MOS region. First impurity ions are implanted into the N-MOS region, using the first mask pattern and the first photoresist pattern as ion implantation masks, thereby forming a first impurity layer in the N-MOS field region. In this case, a portion of the first impurity layer is formed to extend below the first mask pattern. The first photoresist pattern is removed. The semiconductor substrate is etched using the first and second mask patterns as etch masks, thereby forming trenches in the N-MOS field region and the P-MOS field region and concurrently, forming a first impurity pattern of the first impurity layer remaining below the first mask pattern.
    Type: Application
    Filed: October 5, 2007
    Publication date: February 7, 2008
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Hyuk-Ju Ryu, Heon-Jong Shin, Hee-Sung Kang, Choong-Ryul Ryou, Mu-Kyeng Jung, Kyung-Soo Kim
  • Patent number: 7323420
    Abstract: In a method for manufacturing a multi-thickness gate dielectric layer of a semiconductor device, a first dielectric layer is formed on a semiconductor substrate. A second dielectric layer is formed using a different dielectric material from the material constituting the first dielectric layer on the first dielectric layer. A portion of the second dielectric layer is selectively removed so as to selectively expose the first dielectric layer under the second dielectric layer. A portion of the exposed first dielectric layer is selectively removed so as to selectively expose the semiconductor substrate under the exposed first dielectric layer. Thereafter, a third dielectric layer having a thinner thickness than the first dielectric layer is formed on the exposed semiconductor substrate.
    Type: Grant
    Filed: January 11, 2007
    Date of Patent: January 29, 2008
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Kyung-soo Kim, Young-wug Kim, Chang-bong Oh, Hee-sung Kang, Hyuk-ju Ryu
  • Patent number: 7285831
    Abstract: A complementary metal oxide semiconductor (CMOS) device having improved performance includes a first device active region including at least one pair of transistor active regions wherein one transistor active region has a first width and the other transistor active region for forming a contact has a second width, a first gate arranged on the first device active region, a MOS transistor of a first conductivity type including a source/drain region of the first conductivity type formed in the first device active region, a second device active region having a third width greater than the first width, a second gate arranged on the second device active region, and a MOS transistor of a second conductivity type including a source/drain region of the second conductivity type formed in the second device active region.
    Type: Grant
    Filed: July 12, 2005
    Date of Patent: October 23, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Mu-kyeng Jung, Hee-sung Kang, Hyuk-ju Ryu, Woo-young Chung, Kyung-soo Kim
  • Publication number: 20070117391
    Abstract: In a method for manufacturing a multi-thickness gate dielectric layer of a semiconductor device, a first dielectric layer is formed on a semiconductor substrate. A second dielectric layer is formed using a different dielectric material from the material constituting the first dielectric layer on the first dielectric layer. A portion of the second dielectric layer is selectively removed so as to selectively expose the first dielectric layer under the second dielectric layer. A portion of the exposed first dielectric layer is selectively removed so as to selectively expose the semiconductor substrate under the exposed first dielectric layer. Thereafter, a third dielectric layer having a thinner thickness than the first dielectric layer is formed on the exposed semiconductor substrate.
    Type: Application
    Filed: January 11, 2007
    Publication date: May 24, 2007
    Inventors: Kyung-soo Kim, Young-wug Kim, Chang-bong Oh, Hee-sung Kang, Hyuk-ju Ryu
  • Patent number: 7217625
    Abstract: A method of fabricating a semiconductor device forms a shallow source/drain region after a deep source/drain region. First, a gate insulating layer including a gate pattern and a gate electrode are formed on a semiconductor substrate. A buffer insulating layer, a first insulating layer, and a second insulating layer are then sequentially formed on the entire surface of the gate pattern and the semiconductor substrate. A first spacer is formed on the first insulating layer at both sidewalls of the gate pattern by etching the second insulating layer. A deep source/drain region is then formed on the semiconductor substrate as aligned by the first spacer. The first spacer is removed. Next, an offset spacer is formed at both sidewalls of the gate pattern by etching the first insulating layer. Finally, a shallow source/drain region is formed on the semiconductor substrate adjacent to the deep source/drain region as aligned by the offset spacer.
    Type: Grant
    Filed: January 9, 2004
    Date of Patent: May 15, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Sang-Jin Lee, Kyung-Soo Kim, Chang-Bong Oh, Hee-Sung Kang
  • Patent number: 7179714
    Abstract: There is provided a method of fabricating a MOS transistor having a fully silicided gate, including forming a gate pattern and gate spacers on a semiconductor substrate, the gate pattern including a lower gate pattern, an insulating layer pattern, and an upper gate pattern, which are sequentially stacked. Source/drain regions are formed by implanting impurity ions into an active region using the gate pattern and the gate spacers as ion implantation masks. Then, a protecting layer is formed on the semiconductor substrate having the gate pattern, and the protecting layer is planarized until the upper gate pattern is exposed. Then, by removing the exposed upper gate pattern and the insulating layer pattern, the lower gate pattern is exposed. Then, the protecting layer is selectively removed, thereby exposing the source/drain regions. The exposed lower gate pattern is fully converted to a gate silicide layer, and a silicide layer is concurrently formed on the surfaces of the source/drain regions.
    Type: Grant
    Filed: February 24, 2005
    Date of Patent: February 20, 2007
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: You-Jean Chang, Myoung-Hwan Oh, Hee-Sung Kang, Choong-Ryul Ryou
  • Patent number: 7179750
    Abstract: In a method for manufacturing a multi-thickness gate dielectric layer of a semiconductor device, a first dielectric layer is formed on a semiconductor substrate. A second dielectric layer is formed using a different dielectric material from the material constituting the first dielectric layer on the first dielectric layer. A portion of the second dielectric layer is selectively removed so as to selectively expose the first dielectric layer under the second dielectric layer. A portion of the exposed first dielectric layer is selectively removed so as to selectively expose the semiconductor substrate under the exposed first dielectric layer. Thereafter, a third dielectric layer having a thinner thickness than the first dielectric layer is formed on the exposed semiconductor substrate.
    Type: Grant
    Filed: October 15, 2003
    Date of Patent: February 20, 2007
    Assignee: Samsung Electronics, Co., Ltd.
    Inventors: Kyung-soo Kim, Young-wug Kim, Chang-bong Oh, Hee-sung Kang, Hyuk-ju Ryu
  • Publication number: 20070018254
    Abstract: A shared contact structure, semiconductor device and method of fabricating the semiconductor device, in which the shared contact structure may include a gate electrode disposed on an active region of a substrate and including facing first and second sidewalls. The first sidewall may be covered with an insulating spacer. The source/drain regions may be formed within the active region adjacent the first sidewall, and provided on the opposite side of the second sidewall. A corner protection pattern may be formed adjacent the source/drain regions and the insulating spacer, and covered by an inter-layer dielectric. A shared contact plug may be formed through the inter-layer dielectric, to be in contact with the gate electrode, corner protection pattern and source/drain regions.
    Type: Application
    Filed: March 17, 2006
    Publication date: January 25, 2007
    Inventors: Abraham Yoo, Hee-Sung Kang, Heon-Jong Shin
  • Publication number: 20060246605
    Abstract: An SRAM cell that may reduce or eliminate floating body effect when using a SOI and a method for fabricating the same are provided. A floating body of an access transistor of the SRAM is connected to a source region of a driver transistor, for example, through a body extension region extending from an active region. A silicide layer may be formed or a ground line contact may be over-etched to form a conductive contact plug that may provide a current path between the body exterior regions and the source region of the driver transistor.
    Type: Application
    Filed: July 6, 2006
    Publication date: November 2, 2006
    Inventors: Mu-Kyoung Jung, Young-Wug Kim, Hee-Sung Kang
  • Publication number: 20060240636
    Abstract: In a trench isolation method, a semiconductor substrate having an N-MOS region and a P-MOS region is prepared. A first mask pattern exposing an N-MOS field region is formed on the N-MOS region, and a second mask pattern exposing a P-MOS field region is formed on the P-MOS region. A first photoresist pattern is formed to cover the P-MOS region and expose the N-MOS region. First impurity ions are implanted into the N-MOS region, using the first mask pattern and the first photoresist pattern as ion implantation masks, thereby forming a first impurity layer in the N-MOS field region. In this case, a portion of the first impurity layer is formed to extend below the first mask pattern. The first photoresist pattern is removed. The semiconductor substrate is etched using the first and second mask patterns as etch masks, thereby forming trenches in the N-MOS field region and the P-MOS field region and concurrently, forming a first impurity pattern of the first impurity layer remaining below the first mask pattern.
    Type: Application
    Filed: February 21, 2006
    Publication date: October 26, 2006
    Inventors: Hyuk-Ju Ryu, Heon-Jong Shin, Hee-Sung Kang, Choong-Ryul Ryou, Mu-Kyeng Jung, Kyung-Soo Kim
  • Patent number: 7105900
    Abstract: An SRAM cell that may reduce or eliminate floating body effect when using a SOI and a method for fabricating the same are provided. A floating body of an access transistor of the SRAM is connected to a source region of a driver transistor, for example, through a body extension region extending from an active region. A silicide layer may be formed or a ground line contact may be over-etched to form a conductive contact plug that may provide a current path between the body exterior regions and the source region of the driver transistor.
    Type: Grant
    Filed: March 13, 2003
    Date of Patent: September 12, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Mu-Kyoung Jung, Young-Wug Kim, Hee-Sung Kang
  • Publication number: 20060194436
    Abstract: In a semiconductor device including a resistor and a method of fabricating the same, the semiconductor device includes an isolation insulating layer disposed in a semiconductor substrate to define at least two active regions spaced from each other. A well resistor pattern is disposed below the isolation insulating layer to connect the active regions. An upper resistor pattern is disposed on the isolation insulating layer between the active regions. A resistor connector electrically connects a selected one of the active regions with the upper resistor pattern so that the well resistor pattern and the upper resistor pattern are connected in series.
    Type: Application
    Filed: February 14, 2006
    Publication date: August 31, 2006
    Inventors: Myoung-Hwan Oh, Hee-Sung Kang, Choong-Ryul Ryou
  • Patent number: 7052965
    Abstract: MOSFETs with pocket regions are fabricated. A gate electrode layer is formed on a semiconductor substrate; and lightly doped drain regions are formed in the semiconductor substrate adjacent the gate electrode layer. A blocking pattern is formed on the semiconductor substrate where the gate electrode layer is formed. The blocking pattern is adjacent and spaced apart from the gate electrode layer a predetermined distance and exposes portions of the semiconductor substrate adjacent sidewalls of the gate electrode layer. Pocket regions are formed in the semiconductor substrate by implanting impurity ions using the gate electrode layer and the blocking pattern as an ion implantation mask.
    Type: Grant
    Filed: February 17, 2004
    Date of Patent: May 30, 2006
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Chang-hyun Park, Young-gun Ko, Chang-bong Oh, Hee-sung Kang, Sang-jin Lee
  • Patent number: 7045429
    Abstract: In a method of manufacturing a semiconductor device, a device including gate electrodes and asymmetric source and drain regions is formed by employing a semiconductor layer structure. The short channel effect is prevented in the resulting device even though the gate electrodes are of a dimension on the order of nanometers. Additionally, the gate electrodes and asymmetric source and drain regions of the semiconductor device may be precisely formed to have dimensions on the nanometer scale because a semiconductor layer structure is used in the process for manufacturing the semiconductor device.
    Type: Grant
    Filed: February 2, 2005
    Date of Patent: May 16, 2006
    Assignee: Samsung Electronics, Co., Ltd.
    Inventors: Jin-Hua Liu, Hee-Sung Kang, Choong-Ryul Ryou
  • Publication number: 20060027876
    Abstract: A complementary metal oxide semiconductor (CMOS) device having improved performance includes a first device active region including at least one pair of transistor active regions wherein one transistor active region has a first width and the other transistor active region for forming a contact has a second width, a first gate arranged on the first device active region, a MOS transistor of a first conductivity type including a source/drain region of the first conductivity type formed in the first device active region, a second device active region having a third width greater than the first width, a second gate arranged on the second device active region, and a MOS transistor of a second conductivity type including a source/drain region of the second conductivity type formed in the second device active region.
    Type: Application
    Filed: July 12, 2005
    Publication date: February 9, 2006
    Inventors: Mu-kyeng Jung, Hee-sung Kang, Hyuk-ju Ryu, Woo-young Chung, Kyung-soo Kim
  • Publication number: 20050191833
    Abstract: There is provided a method of fabricating a MOS transistor having a fully silicided gate, including forming a gate pattern and gate spacers on a semiconductor substrate, the gate pattern including a lower gate pattern, an insulating layer pattern, and an upper gate pattern, which are sequentially stacked. Source/drain regions are formed by implanting impurity ions into an active region using the gate pattern and the gate spacers as ion implantation masks. Then, a protecting layer is formed on the semiconductor substrate having the gate pattern, and the protecting layer is planarized until the upper gate pattern is exposed. Then, by removing the exposed upper gate pattern and the insulating layer pattern, the lower gate pattern is exposed. Then, the protecting layer is selectively removed, thereby exposing the source/drain regions. The exposed lower gate pattern is fully converted to a gate silicide layer, and a silicide layer is concurrently formed on the surfaces of the source/drain regions.
    Type: Application
    Filed: February 24, 2005
    Publication date: September 1, 2005
    Inventors: You-Jean Chang, Myoung-Hwan Oh, Hee-Sung Kang, Choong-Ryul Ryou
  • Publication number: 20050176207
    Abstract: In a method of manufacturing a semiconductor device, a device including gate electrodes and asymmetric source and drain regions is formed by employing a semiconductor layer structure. The short channel effect is prevented in the resulting device even though the gate electrodes are of a dimension on the order of nanometers. Additionally, the gate electrodes and asymmetric source and drain regions of the semiconductor device may be precisely formed to have dimensions on the nanometer scale because a semiconductor layer structure is used in the process for manufacturing the semiconductor device.
    Type: Application
    Filed: February 2, 2005
    Publication date: August 11, 2005
    Inventors: Jin-Hua Liu, Hee-Sung Kang, Choong-Ryul Ryou
  • Publication number: 20050158984
    Abstract: In a method of forming a semiconductor device, a copper diffusion-prevention layer is formed underneath a substrate. Impurity regions are formed on the surface of the substrate. A copper wiring is electrically connected to the impurity regions. The copper diffusion-prevention layer is formed before forming the lightly doped source/drain regions to prevent copper atoms from diffusing into the substrate.
    Type: Application
    Filed: January 14, 2005
    Publication date: July 21, 2005
    Inventors: Ki-Seog Youn, Jong-Hyon Ahn, Hee-Sung Kang, Tae-Woong Kang
  • Publication number: 20050142497
    Abstract: A method of forming a pattern in a semiconductor device is described. A substrate divided into cell and peripheral regions is provided, and an object layer is formed on a substrate. A buffer pattern is formed on the object layer in the cell region along a first direction. A spacer is formed along a sidewall of the buffer pattern in the cell region, and a hard mask layer remains on the object layer in the peripheral region. The buffer layer is removed, and the spacer is separated along a second direction different from the first direction, thereby forming a cell hard mask pattern. A peripheral hard mask pattern is formed in the peripheral region. A minute pattern is formed using the cell and peripheral hard mask patterns in the substrate. Therefore, a line width variation or an edge line roughness due to the photolithography process is minimized.
    Type: Application
    Filed: December 22, 2004
    Publication date: June 30, 2005
    Inventors: Choong-Ryul Ryou, Hee-Sung Kang
  • Patent number: 6902959
    Abstract: A semiconductor device having a junction diode and a fabricating method therefor prevents deterioration of the gate insulating layer during a plasma etching process required for wire formation. The semiconductor device includes a junction diode (a unidirectional or bi-directional junction diode) formed in the substrate at a predetermined distance apart from a gate wire of a transistor. The gate wire is coupled through an insulating layer to a metal wire, and the diode(s) are coupled to a dummy metal pattern formed proximal to the metal wire. In this manner, plasma charge generated during wire formation, is discharged into the semiconductor substrate through the junction diode, preventing accumulation of the plasma charge in the gate insulating layer of the device. Deterioration of the gate insulating layer is thereby avoided.
    Type: Grant
    Filed: February 10, 2004
    Date of Patent: June 7, 2005
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Young-Kwang Kim, Hee-Sung Kang