Patents by Inventor Heng-Shen Yeh

Heng-Shen Yeh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20250038089
    Abstract: An electronic device includes a first metal layer, a first insulating layer disposed on the first metal layer, a second metal layer, a second insulating layer, a third metal layer, a third insulating layer, a fourth metal layer, a fourth insulating layer and an electronic component. The second metal layer is disposed on the first insulating layer. The second insulating layer is disposed on the second metal layer. The third metal layer is disposed on the second insulating layer. The third insulating layer is disposed on the third metal layer. The fourth metal layer is disposed on the third insulating layer. The fourth insulating layer is disposed on the fourth metal layer. The electronic component is disposed on the fourth insulating layer and electrically connected to the fourth metal layer. A Young's modulus of the third insulating layer is less than a Young's modulus of the first insulating layer.
    Type: Application
    Filed: October 13, 2024
    Publication date: January 30, 2025
    Applicant: Innolux Corporation
    Inventors: Hung-Sheng Chou, Wen-Hsiang Liao, Kuo-Jung Fan, Heng-Shen Yeh, Cheng-Chi Wang
  • Patent number: 12191197
    Abstract: A manufacturing method of a package structure of an electronic device, including the following steps, is provided. A first seed layer is formed on a carrier plate. A first metal layer is formed on the first seed layer. A first insulating layer is formed on the first metal layer, wherein the first insulating layer exposes a portion of the first metal layer. A first plasma treatment is performed on the first insulating layer and the exposed portion of the first metal layer. After performing the first plasma treatment, the carrier plate formed with the first seed layer, the first metal layer, and the first insulating layer is placed in a microenvironment controlling box. After taking the carrier plate out of the microenvironment controlling box, a second seed layer is formed on the first insulating layer and the exposed portion of the first metal layer.
    Type: Grant
    Filed: May 18, 2022
    Date of Patent: January 7, 2025
    Assignee: Innolux Corporation
    Inventors: Ching-Wei Chen, Yu-Jen Chang, Tzu-Yen Chiu, Hung-I Tseng, Chuan-Ming Yeh, Heng-Shen Yeh
  • Publication number: 20240421060
    Abstract: An electronic device includes a first metal layer, a first insulating layer, a second metal layer, a second insulating layer, a third metal layer, a third insulating layer, a fourth metal layer, a fourth insulating layer and a conductive structure. The first insulating layer is disposed on the first metal layer. The second metal layer is disposed on the first insulating layer. The second insulating layer is disposed on the second metal layer. The third metal layer is disposed on the second insulating layer. The third insulating layer is disposed on the third metal layer. The fourth metal layer is disposed on the third insulating layer. The fourth insulating layer is disposed on the fourth metal layer. The conductive structure is disposed on and electrically connected to the fourth insulating layer. A chemical resistance of the first insulating layer is greater than a chemical resistance of the fourth insulating layer.
    Type: Application
    Filed: August 27, 2024
    Publication date: December 19, 2024
    Applicant: Innolux Corporation
    Inventors: Kuo-Jung Fan, Cheng-Chi Wang, Heng-Shen Yeh, Chuan-Ming Yeh
  • Patent number: 12148685
    Abstract: A redistribution layer structure is provided. The redistribution layer structure includes a first metal layer and a first dielectric layer disposed on the first metal layer. A range of a difference between a coefficient of thermal expansion of the first dielectric layer and a coefficient of thermal expansion of the first metal layer is 0% to 70% of the coefficient of thermal expansion of the first dielectric layer.
    Type: Grant
    Filed: November 18, 2021
    Date of Patent: November 19, 2024
    Assignee: Innolux Corporation
    Inventors: Hung-Sheng Chou, Wen-Hsiang Liao, Kuo-Jung Fan, Heng-Shen Yeh, Cheng-Chi Wang
  • Patent number: 12107036
    Abstract: A redistribution layer structure and the manufacturing method thereof are provided. The redistribution layer structure includes a first metal layer, a first dielectric layer, a second metal layer, and a second dielectric layer. The first dielectric layer is disposed on the first metal layer. The second metal layer is disposed on the first dielectric layer. The second dielectric layer is disposed on the second metal layer. A chemical resistance of the first dielectric layer is greater than a chemical resistance of the second dielectric layer.
    Type: Grant
    Filed: November 22, 2021
    Date of Patent: October 1, 2024
    Assignee: Innolux Corporation
    Inventors: Kuo-Jung Fan, Cheng-Chi Wang, Heng-Shen Yeh, Chuan-Ming Yeh
  • Publication number: 20240128184
    Abstract: The disclosure provides an electronic device and a manufacturing method thereof. The electronic device includes a redistribution layer, an electronic unit, and a conductive bump. The redistribution layer includes a first seed layer, a first conductive layer, and a first insulating layer. The first conductive layer is disposed on the first seed layer, the first insulating layer is disposed on the first conductive layer, and an opening of the first insulating layer exposes at least a portion of the first conductive layer. The electronic unit is electrically connected to the redistribution layer. The conductive bump is disposed between the first conductive layer and the electronic unit and is correspondingly disposed in the opening. The electronic unit is electrically connected to the redistribution layer via the conductive bump. The conductive bump is directly in contact with the first conductive layer.
    Type: Application
    Filed: December 6, 2022
    Publication date: April 18, 2024
    Applicant: Innolux Corporation
    Inventors: Ker-Yih Kao, Chin-Ming Huang, Heng-Shen Yeh
  • Publication number: 20230402292
    Abstract: A method of manufacturing an electronic device includes providing a substrate, providing an intermediate layer on the substrate, and providing an isolation layer on the intermediate layer. The substrate includes an active region and a peripheral region. The peripheral region is adjacent to the active region, and the ratio of the area of the active region to the area of the substrate surface is between 75% and 92%. The isolation layer includes a first surface and at least one slope. The first surface of the isolation layer is correspondingly disposed in the active region. The at least one slope of the isolation layer is correspondingly disposed in the peripheral region and at a first angle with respect to the substrate surface.
    Type: Application
    Filed: June 27, 2022
    Publication date: December 14, 2023
    Applicant: InnoLux Corporation
    Inventors: Chuan-Ming YEH, Heng-Shen YEH, Sheng-Hui CHIU, Kuo-Jung FAN
  • Publication number: 20230377904
    Abstract: The embodiment of the disclosure provides a composite layer circuit element of an electronic device. The composite layer circuit element includes a first dielectric layer, a first circuit layer and a second dielectric layer. The first circuit layer is disposed on the first dielectric layer, and the second dielectric layer is disposed on the first circuit layer. A thickness of the first dielectric layer is greater than a thickness of the second dielectric layer in a cross section view.
    Type: Application
    Filed: August 7, 2023
    Publication date: November 23, 2023
    Applicant: Innolux Corporation
    Inventors: Chuan-Ming Yeh, Heng-Shen Yeh, Kuo-Jung Fan, Cheng-Chi Wang
  • Patent number: 11764077
    Abstract: The embodiment of the disclosure provides a composite layer circuit element and a manufacturing method thereof. The manufacturing method of the composite layer circuit element includes the following. A carrier is provided. A first dielectric layer is formed on the carrier, and the first dielectric layer is patterned. The carrier on which the first dielectric layer is formed is disposed on a first curved-surface mold, and the first dielectric layer is cured. A second dielectric layer is formed on the first dielectric layer. The second dielectric layer is patterned. The carrier on which the first dielectric layer and the second dielectric layer are formed is disposed on a second curved-surface mold, and the second dielectric layer is cured. A thickness of a projection of the first curved-surface mold is smaller than a thickness of a projection of the second curved-surface mold.
    Type: Grant
    Filed: November 11, 2021
    Date of Patent: September 19, 2023
    Assignee: Innolux Corporation
    Inventors: Chuan-Ming Yeh, Heng-Shen Yeh, Kuo-Jung Fan, Cheng-Chi Wang
  • Publication number: 20230238278
    Abstract: A manufacturing method of a package structure of an electronic device, including the following steps, is provided. A first seed layer is formed on a carrier plate. A first metal layer is formed on the first seed layer. A first insulating layer is formed on the first metal layer, wherein the first insulating layer exposes a portion of the first metal layer. A first plasma treatment is performed on the first insulating layer and the exposed portion of the first metal layer. After performing the first plasma treatment, the carrier plate formed with the first seed layer, the first metal layer, and the first insulating layer is placed in a microenvironment controlling box. After taking the carrier plate out of the microenvironment controlling box, a second seed layer is formed on the first insulating layer and the exposed portion of the first metal layer.
    Type: Application
    Filed: May 18, 2022
    Publication date: July 27, 2023
    Applicant: Innolux Corporation
    Inventors: Ching-Wei Chen, Yu-Jen Chang, Tzu-Yen Chiu, Hung-I Tseng, Chuan-Ming Yeh, Heng-Shen Yeh
  • Publication number: 20230026151
    Abstract: The embodiment of the disclosure provides a composite layer circuit element and a manufacturing method thereof. The manufacturing method of the composite layer circuit element includes the following. A carrier is provided. A first dielectric layer is formed on the carrier, and the first dielectric layer is patterned. The carrier on which the first dielectric layer is formed is disposed on a first curved-surface mold, and the first dielectric layer is cured. A second dielectric layer is formed on the first dielectric layer. The second dielectric layer is patterned. The carrier on which the first dielectric layer and the second dielectric layer are formed is disposed on a second curved-surface mold, and the second dielectric layer is cured. A thickness of a projection of the first curved-surface mold is smaller than a thickness of a projection of the second curved-surface mold.
    Type: Application
    Filed: November 11, 2021
    Publication date: January 26, 2023
    Applicant: Innolux Corporation
    Inventors: Chuan-Ming Yeh, Heng-Shen Yeh, Kuo-Jung Fan, Cheng-Chi Wang
  • Publication number: 20220189863
    Abstract: A redistribution layer structure is provided. The redistribution layer structure includes a first metal layer, a first dielectric layer disposed on the first metal layer, a second metal layer disposed on the first dielectric layer, and a second dielectric layer disposed on the second metal layer. A coefficient of thermal expansion of the first dielectric layer is less than a coefficient of thermal expansion of the second dielectric layer.
    Type: Application
    Filed: November 21, 2021
    Publication date: June 16, 2022
    Applicant: Innolux Corporation
    Inventors: Hung-Sheng Chou, Wen-Hsiang Liao, Kuo-Jung Fan, Heng-Shen Yeh, Cheng-Chi Wang
  • Publication number: 20220189862
    Abstract: A redistribution layer structure is provided. The redistribution layer structure includes a first metal layer and a first dielectric layer disposed on the first metal layer. A range of a difference between a coefficient of thermal expansion of the first dielectric layer and a coefficient of thermal expansion of the first metal layer is 0% to 70% of the coefficient of thermal expansion of the first dielectric layer.
    Type: Application
    Filed: November 18, 2021
    Publication date: June 16, 2022
    Applicant: Innolux Corporation
    Inventors: Hung-Sheng Chou, Wen-Hsiang Liao, Kuo-Jung Fan, Heng-Shen Yeh, Cheng-Chi Wang
  • Publication number: 20220181242
    Abstract: A redistribution layer structure and the manufacturing method thereof are provided. The redistribution layer structure includes a first metal layer, a first dielectric layer, a second metal layer, and a second dielectric layer. The first dielectric layer is disposed on the first metal layer. The second metal layer is disposed on the first dielectric layer. The second dielectric layer is disposed on the second metal layer. A chemical resistance of the first dielectric layer is greater than a chemical resistance of the second dielectric layer.
    Type: Application
    Filed: November 22, 2021
    Publication date: June 9, 2022
    Applicant: Innolux Corporation
    Inventors: Kuo-Jung Fan, Cheng-Chi Wang, Heng-Shen Yeh, Chuan-Ming Yeh