Patents by Inventor Henry A. Nye, III
Henry A. Nye, III has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).
-
Publication number: 20120012642Abstract: An interconnection structure suitable for flip-chip attachment of microelectronic device chips to packages, comprising a two, three or four layer ball-limiting composition including an adhesion/reaction barrier layer, and having a solder wettable layer reactive with components of a tin-containing lead free solder, so that the solderable layer can be totally consumed during soldering, but a barrier layer remains after being placed in contact with the lead free solder during soldering. One or more lead-free solder balls is selectively situated on the solder wetting layer, the lead-free solder balls comprising tin as a predominant component and one or more alloying components.Type: ApplicationFiled: September 25, 2011Publication date: January 19, 2012Inventors: Keith E. Fogel, Balaram Ghosal, Sung K. Kang, Stephen Kilpatrick, Paul A. Lauro, Henry A. Nye, III, Da-Yuan Shih, Donna S. Zupanski-Nielsen
-
Patent number: 8026613Abstract: An interconnection structure suitable for flip-chip attachment of microelectronic device chips to packages, comprising a two, three or four layer ball-limiting composition including an adhesion/reaction barrier layer, and having a solder wettable layer reactive with components of a tin-containing lead free solder, so that the solderable layer can be totally consumed during soldering, but a barrier layer remains after being placed in contact with the lead free solder during soldering. One or more lead-free solder balls is selectively situated on the solder wetting layer, the lead-free solder balls comprising tin as a predominant component and one or more alloying components. With a two-layer ball-limiting composition comprising an adhesion/reaction barrier layer, wherein the adhesion/reaction barrier layer serves both as an adhesion layer and a reaction barrier layer, the adhesion/reaction barrier layer can be comprised of a material selected from the group consisting of Zr and ZrN.Type: GrantFiled: April 30, 2008Date of Patent: September 27, 2011Assignee: International Business Machines CorporationInventors: Keith E. Fogel, Balaram Ghosal, Sung K. Kang, Stephen Kilpatrick, Paul A. Lauro, Henry A. Nye, III, Da-Yuan Shih, Donna S. Zupanski-Nielsen
-
Patent number: 7923849Abstract: An interconnection structure suitable for flip-chip attachment of microelectronic device chips to packages, comprising a two, three or four layer ball-limiting composition including an adhesion/reaction barrier layer, and having a solder wettable layer reactive with components of a tin-containing lead free solder, so that the solderable layer can be totally consumed during soldering, but a barrier layer remains after being placed in contact with the lead free solder during soldering. One or more lead-free solder balls is selectively situated on the solder wetting layer, the lead-free solder balls comprising tin as a predominant component and one or more alloying components.Type: GrantFiled: April 30, 2008Date of Patent: April 12, 2011Assignee: International Business Machines CorporationInventors: Keith E. Fogel, Balaram Ghosal, Sung K. Kang, Stephen Kilpatrick, Paul A. Lauro, Henry A. Nye, III, Da-Yuan Shih, Donna S. Zupanski-Nielsen
-
Patent number: 7517736Abstract: Methods are provided that enable the ability to use a less aggressive liner processes, while producing structures known to give a desired high stress migration and electro-migration reliability. The present invention circumvents the issue of sputter damage of low k (on the order of 3.2 or less) dielectric by creating the via “anchors” (interlocked and interpenetrated vias) through chemical means. This allows the elimination or significant reduction of the sputter-etching process used to create the via penetration (“drilling, gouging”) into the line below in the barrier/seed metallization step. The present invention achieves the above, while maintaining a reliable copper fill and device structure.Type: GrantFiled: February 15, 2006Date of Patent: April 14, 2009Assignee: International Business Machines CorporationInventors: Sanjay C. Mehta, Daniel C. Edelstein, John A. Fitzsimmons, Stephan Grunow, Henry A. Nye, III, David L. Rath
-
Publication number: 20090026587Abstract: A dielectric layer for a semiconductor device having a low overall dielectric constant, good adhesion to the semiconductor substrate, and good resistance to cracking due to thermal cycling. The dielectric layer is made by a process involving continuous variation of dielectric material deposition conditions to provide a dielectric layer having a gradient of dielectric constant.Type: ApplicationFiled: January 14, 2004Publication date: January 29, 2009Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATIONInventors: Matthew Angyal, Habib Hichri, Henry A. Nye, III, Dale McHerron, Jia Lee
-
Patent number: 7410833Abstract: An interconnection structure suitable for flip-chip attachment of microelectronic device chips to packages, comprising a two, three or four layer ball-limiting composition including an adhesion/reaction barrier layer, and having a solder wettable layer reactive with components of a tin-containing lead free solder, so that the solderable layer can be totally consumed during soldering, but a barrier layer remains after being placed in contact with the lead free solder during soldering. One or more lead-free solder balls is selectively situated on the solder wetting layer, the lead-free solder balls comprising tin as a predominant component and one or more alloying components.Type: GrantFiled: March 31, 2004Date of Patent: August 12, 2008Assignee: International Business Machines CorporationInventors: Keith E. Fogel, Balaram Ghosal, Sung K. Kang, Stephen Kilpatrick, Paul A. Lauro, Henry A. Nye, III, Da-Yuan Shih, Donna S. Zupanski-Nielsen
-
Patent number: 7276296Abstract: A first metal is plated onto a substrate comprising a second metal by immersing the substrate into a bath comprising a compound of the first metal and an organic diluent. The second metal is more electropositive than the first metal. The organic diluent has a boiling point higher than a eutectic point in a phase diagram of the first and second metals. The bath is operated above the eutectic point but below the melting point of the second metal. For example, bismuth is immersion plated onto lead-free tin-based solder balls, and subsequently redistributed by fluxless reflow. Plated structures are also provided.Type: GrantFiled: June 28, 2005Date of Patent: October 2, 2007Assignee: International Business Machines CorporationInventors: Emanuel I. Cooper, Charles C. Goldsmith, Stephen Kilpatrick, Carmen M. Mojica, Henry A. Nye, III
-
Patent number: 7273803Abstract: A ball-limiting metallurgy includes a substrate, a barrier layer formed over the substrate, an adhesion layer formed over the barrier layer, a first solderable layer formed over the adhesion layer, a diffusion barrier layer formed over the adhesion layer, and a second solderable layer formed over the diffusion barrier layer.Type: GrantFiled: December 1, 2003Date of Patent: September 25, 2007Assignee: International Business Machines CorporationInventors: Yu-Ting Cheng, Stefanie Ruth Chiras, Donald W. Henderson, Sung-Kwon Kang, Stephen James Kilpatrick, Henry A. Nye, III, Carlos J. Sambucetti, Da-Yuan Shih
-
Publication number: 20070072412Abstract: Prevention of damage to an interlevel dielectric (ILD) is provided by forming an opening (e.g., trench) in the ILD, and sputtering a dielectric film onto a sidewall of the opening by overetching into a layer of the dielectric below or within the ILD during forming of the opening. The re-sputtered film protects the sidewall of the opening from subsequent plasma/ash processes and seals the porous dielectric surface along the sidewall and bottom without impacting overall process throughput. A semiconductor structure resulting from the above process is also disclosed.Type: ApplicationFiled: September 27, 2005Publication date: March 29, 2007Applicants: INTERNATIONAL BUSINESS MACHINES CORPORATION, ADVANCED MICRO DEVICES, INC. (AMD)Inventors: Derren Dunn, Nicholas Fuller, Catherine Labelle, Vincent McGahay, Sanjay Mehta, Henry Nye III
-
Patent number: 7037559Abstract: A first metal is plated onto a substrate comprising a second metal by immersing the substrate into a bath comprising a compound of the first metal and an organic diluent. The second metal is more electropositive than the first metal. The organic diluent has a boiling point higher than a eutectic point in a phase diagram of the first and second metals. The bath is operated above the eutectic point but below the melting point of the second metal. For example, bismuth is immersion plated onto lead-free tin-based solder balls, and subsequently redistributed by fluxless reflow. Plated structures are also provided.Type: GrantFiled: May 1, 2003Date of Patent: May 2, 2006Assignee: International Business Machines CorporationInventors: Emanuel I. Cooper, Charles C. Goldsmith, Stephen Kilpatrick, Carmen M. Mojica, Henry A. Nye, III
-
Patent number: 6946379Abstract: A semiconductor device having at least one fuse and an alignment mark formed therein. An etch resistant layer over the surface of the fuse and alignment mark, which provides a uniform passivation thickness for use in conjunction with laser fuse deletion processes.Type: GrantFiled: June 3, 2004Date of Patent: September 20, 2005Assignee: International Business Machines CorporationInventors: Timothy H. Daubenspeck, Thomas L. McDevitt, William T. Motsiff, Henry A. Nye, III
-
Patent number: 6908841Abstract: A semiconductor device (200) having support structures (218, 226, 236) beneath wirebond regions (214) of contact pads (204) and a method of forming same. Low modulus dielectric layers (216, 222, 232) are disposed over a workpiece (212). Support structures (218, 226, 236) are formed in the low modulus dielectric layers (216, 222, 232), and support vias (224, 234) are formed between the support structures (218, 226, 236). A high modulus dielectric film (220, 230) is disposed between each low modulus dielectric layer (216, 222, 232), and a high modulus dielectric layer (256) is disposed over the top low modulus dielectric layer (232). Contact pads (204) are formed in the high modulus dielectric layer (256). Each support via (234) within the low modulus dielectric layer (232) resides directly above a support via (224) in the underlying low modulus dielectric layer (222), to form a plurality of via support stacks within the low modulus dielectric layers (216, 222, 232).Type: GrantFiled: September 20, 2002Date of Patent: June 21, 2005Assignees: Infineon Technologies AG, International Business Machines CorporationInventors: Lloyd G. Burrell, Douglas Kemerer, Henry A. Nye, III, Hans-Joachim Barth, Emmanuel F. Crabbe, David Anderson, Joseph Chan
-
Patent number: 6900142Abstract: A method is provided for removing exposed seed layers in the fabrication of solder interconnects on electronic components such as semiconductor wafers without damaging the interconnects or underlying wafer substrate and with a high wafer yield. The solder interconnects are lead free or substantially lead free and typically contain Sn. An oxalic acid solution is used to contact the wafer after an etching step to remove part of the seed layer. The seed layer is typically a Cu containing layer with a lower barrier layer containing barrier metals such as Ti, Ta and W. The lower barrier layer remains after the etch and the oxalic acid solution inhibits the formation of Sn compounds on the barrier layer surface which compounds may mask the barrier layer and the barrier layer etchant resulting in incomplete barrier layer removal on the wafer surface. Any residual conductive barrier layer can cause shorts and other wafer problems and result in a lower wafer yield.Type: GrantFiled: July 30, 2003Date of Patent: May 31, 2005Assignee: International Business Machines CorporationInventors: Emanual I. Cooper, John M. Cotte, Lisa A. Fanti, David E. Eichstadt, Stephen J. Kilpatrick, Henry A. Nye, III, Donna S. Zupanski-Nielsen
-
Patent number: 6821890Abstract: Poorly adherent layers such as silicon nitride and silicon dioxide exhibit improved adhesion to copper member by providing an intervening germanium-containing layer. The germanium-containing layer is copper germanide, germanium oxide, germanium nitride or combinations thereof. The germanium-containing layer enhances the adhesion such that the poorly adherent layer is less susceptible to delamination from the copper member.Type: GrantFiled: May 7, 2001Date of Patent: November 23, 2004Assignee: International Business Machines CorporationInventors: Vincent J. McGahay, Thomas H. Ivers, Joyce C. Liu, Henry A. Nye, III
-
Patent number: 6784516Abstract: A semiconductor device having at least one fuse and an alignment mark formed therein. An etch resistant layer over the surface of the fuse and alignment mark, which provides a uniform passivation thickness for use in conjunction with laser fuse deletion processes.Type: GrantFiled: October 6, 2000Date of Patent: August 31, 2004Assignee: International Business Machines CorporationInventors: Timothy H. Daubenspeck, Thomas L. McDevitt, William T. Motsiff, Henry A. Nye, III
-
Patent number: 6531759Abstract: An integrated circuit, comprising: a semiconductor substrate, a plurality of last metal conductors disposed above said substrate, a bottom metallic layer disposed on said last metal conductors, a top metallic layer, and an alpha absorber disposed between said bottom and top metallic layers, said alpha absorber consisting essentially of a high-purity metal which is an alpha-particle absorber. The metal is, for example, of Ta, W, Re, Os or Ir.Type: GrantFiled: February 6, 2001Date of Patent: March 11, 2003Assignee: International Business Machines CorporationInventors: Richard A. Wachnik, Henry A. Nye, III, Charles R. Davis, Theodore H. Zabel, Phillip J. Restle
-
Patent number: 6486557Abstract: A multi-level, coplanar copper damascene interconnect structure on an integrated circuit chip includes a first planar interconnect layer on an integrated circuit substrate and having plural line conductors separated by a dielectric material having a relatively low dielectric constant and a relatively low elastic modulus. A second planar interconnect layer on the first planar interconnect layer comprises a dielectric film having an elastic modulus higher than in the first planar interconnect layer and conductive vias therethrough. The vias are selectively in contact with the line conductors. A third planar interconnect layer on the second planar interconnect layer has plural line conductors separated by the dielectric material and selectively in contact with the vias.Type: GrantFiled: February 29, 2000Date of Patent: November 26, 2002Assignee: International Business Machines CorporationInventors: Charles R. Davis, Daniel Charles Edelstein, John C. Hay, Jeffrey C. Hedrick, Christopher Jahnes, Vincent McGahay, Henry A. Nye, III
-
Patent number: 6271595Abstract: Poorly adherent layers such as silicon nitride and silicon dioxide exhibit improved adhesion to copper member by providing an intervening germanium-containing layer. The germanium-containing layer is copper germanide, germanium oxide, germanium bitride or combinations thereof. The germanium-containing layer enhances the adhesion such that the poorly adherent layer is less susceptible to delamination from the copper member.Type: GrantFiled: January 14, 1999Date of Patent: August 7, 2001Assignee: International Business Machines CorporationInventors: Vincent J. McGahay, Thomas H. Ivers, Joyce C. Liu, Henry A. Nye, III
-
Patent number: 6261945Abstract: A copper-interconnect, low-K dielectric integrated circuit has reduced corrosion of the interconnect when the crackstop next to the kerf is also used as the primacy barrier to oxygen diffusion through the dielectric, with corresponding elements of the crackstop being constructed simultaneously with the circuit interconnect elements; e.g. horizontal interconnect elements have a corresponding structure in the crackstop and vias between interconnect layers have corresponding structures in the crackstop.Type: GrantFiled: February 10, 2000Date of Patent: July 17, 2001Assignee: International Business Machines CorporationInventors: Henry A. Nye, III, Vincent J. McGahay, Kurt A. Tallman
-
Patent number: 6133136Abstract: A structure comprising a layer of copper, a barrier layer, a layer of AlCu, and a pad-limiting layer, wherein the layer of AlCu and barrier layer are interposed between the layer of copper and pad-limiting layer.Type: GrantFiled: May 19, 1999Date of Patent: October 17, 2000Assignee: International Business Machines CorporationInventors: Daniel Charles Edelstein, Vincent McGahay, Henry A. Nye, III, Brian George Reid Ottey, William H. Price