Patents by Inventor Herve Beranger

Herve Beranger has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5442641
    Abstract: A fast high-density data compression circuit adapted to semiconductor integrated circuits of the memory type including an ABIST unit. This circuit, which compares the data-out signals output by the memory unit with the expected data generated by the ABIST unit to deliver a signal on a cycle by cycle basis, which is indicative of the fail/no fail status of the memory unit.
    Type: Grant
    Filed: April 4, 1994
    Date of Patent: August 15, 1995
    Assignee: International Business Machines Corporation
    Inventors: Herve Beranger, Frederic Joly, Stuart Rapoport
  • Patent number: 4942316
    Abstract: A logic circuit family derived from the conventional 2 level single-ended cascode logic circuit. The basic logic circuit performing a 2--2 OA/AI logic function shown in the attached drawing is given for illustration purposes. It comprises: a logic tree 35 comprised of top and bottom stages 37, 36 dotted at the tree output 38 to perform a determined logic function; the top stage 37 includes a current switch comprised of two input transistors TX34, TX35 connected in a differential amplifier configuration with a reference transistor TX36. The bases of input transistors TX34, TX35 are provided with at least two level shifter devices. Preferably, input level shifter devices are Schottky diodes P31, . . . which move the voltages towards the more positive voltage VPP, to add an AND function on each of these input transistors.
    Type: Grant
    Filed: November 25, 1988
    Date of Patent: July 17, 1990
    Assignee: International Business Machines Corporation
    Inventors: Herve Beranger, Armand Brunin, Bruno Caplier, Jean-Paul Rousseau
  • Patent number: 4592023
    Abstract: A latch that can serve as a bit storage cell in a random-access store. The latch includes an AND gate (diodes D1 and D2) the input IN of which receives the bit to be stored and the other input of which is connected to a write control line WRL. When no write operation is being performed, transistor T1 is turned off and the state of transistor T2 is dependent on output potential OUT. To perform a write operation, line WRL is activated (goes high) and the state of transistor T3 will depend on the value of the bit applied to input IN. Read operations are performed by means of another AND gate (diodes D4 and D5) and an emitter follower (transistor T4) connected via a bit line BL to an output circuit 2. By adding input transistors and emitter followers to the latch, a multi-port storage can be realized, several rows of which can be simultaneously written into and/or read out.
    Type: Grant
    Filed: June 21, 1984
    Date of Patent: May 27, 1986
    Assignee: International Business Machines Corporation
    Inventors: Herve Beranger, Armand Brunin, Jean-Paul Rousseau
  • Patent number: 4430737
    Abstract: An Exclusive OR circuit with at least two inputs (1 and 2) which exhibits a good immunity to noise. The circuit comprises diodes (D1 and D2) and two transistors (T1 and T2) which have their emitters connected to a reference voltage VR and produce AB at C1. Transistors (T 14 and T5) produce AB at C2, and output transistors (T13 and T6) produce ##STR1## at 3. This circuit can advantageously be used to realize a parity checking circuit.
    Type: Grant
    Filed: January 26, 1982
    Date of Patent: February 7, 1984
    Assignee: International Business Machines Corporation
    Inventors: Herve Beranger, Armand Brunin
  • Patent number: 4295210
    Abstract: A power-supply system for use in a monolithic memory characterized in that the power dissipation of the memory is reduced. Each word line is connected to a current switch circuit comprised of a first transistor the collector of which is connected to a voltage V1, its base being connected to the output of the address decoder, a second transistor the collector of which is connected to a voltage V2. V3 being the second voltage impressed on the memory cells (where .vertline.V2.vertline. is larger in magnitude than .vertline.V1.vertline. and .vertline.V3.vertline. is larger in magnitude than .vertline.V2.vertline.). The emitters are connected to each other and to the corresponding word line. According to the state of the decoder output, the first or the second transistor is conducting, whereby the selected cells are subjected to a voltage having a magnitude of .vertline.V3-V1.vertline. and the non-selected cells are subjected to a voltage having a magnitude of .vertline.V3-V2.vertline..
    Type: Grant
    Filed: September 4, 1979
    Date of Patent: October 13, 1981
    Assignee: International Business Machines Corporation
    Inventors: Herve Beranger, Claude Marzin, Dominique M. Omet, Jean-Luc Peter