Patents by Inventor Hidehito Koseki

Hidehito Koseki has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 10256167
    Abstract: A semiconductor structure includes a field effect transistor located on a semiconductor substrate, a silicon oxide liner contacting at least a portion of the semiconductor substrate, a silicon nitride liner contacting a top surface and a sidewall of the silicon oxide liner and contacting a top surface of the semiconductor substrate in a seal region, a silicon nitride diffusion barrier layer including a planar bottom surface that contacts top surfaces of vertically extending portions of the silicon nitride liner, and a silicon oxide material portion overlying the silicon nitride diffusion barrier layer. A combination of the silicon nitride liner and the silicon nitride diffusion barrier layer constitutes a hydrogen diffusion barrier structure that continuously extends from the seal region and over the field effect transistor.
    Type: Grant
    Filed: March 23, 2018
    Date of Patent: April 9, 2019
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Noritaka Fukuo, Hokuto Kodate, Eiichi Fujikura, Akinori Yutani, Kengo Miura, Masaomi Koizumi, Hidehito Koseki
  • Patent number: 9768183
    Abstract: An initial etch forms a trench over first contact areas of a plurality of NAND strings, the initial etch also forming individual openings over second contact areas of the plurality of NAND strings. Material is added in the trench to reduce an area of exposed bottom surface of the trench while maintaining the individual openings without substantial reduction of bottom surface area. Subsequent further etching extends the trench and the plurality of individual openings.
    Type: Grant
    Filed: May 15, 2015
    Date of Patent: September 19, 2017
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Shunsuke Akimoto, Hidetoshi Nakamoto, Keita Kumamoto, Hidehito Koseki, Yuji Takahashi, Noritaka Fukuo, Tomoyasu Kakegawa, Takuya Futase
  • Patent number: 9607984
    Abstract: In one embodiment, a common drain semiconductor device includes a substrate, having two transistors integrated therein. The substrate also includes a plurality of active regions on a major surface of the substrate. The active regions of each transistor may be interleaved.
    Type: Grant
    Filed: October 20, 2014
    Date of Patent: March 28, 2017
    Assignee: SEMICONDUCTOR COMPONENTS INDUSTRIES, LLC
    Inventors: Kazumasa Takenaka, Hidehito Koseki
  • Publication number: 20170040333
    Abstract: A NAND flash memory includes active areas separated by STI structures in a substrate with a layer of a first dielectric over the substrate. Portions of a second dielectric extend over the STI structures and another layer of the first dielectric extends over both the layer and portions, with contact holes extending through the dielectric layers at locations over the active areas in the semiconductor substrate.
    Type: Application
    Filed: August 3, 2015
    Publication date: February 9, 2017
    Inventors: Keita Kumamoto, Yuji Takahashi, Hidetoshi Nakamoto, Tomoyasu Kakegawa, Shunsuke Akimoto, Hidehito Koseki, Takuya Futase
  • Publication number: 20160336335
    Abstract: An initial etch forms a trench over first contact areas of a plurality of NAND strings, the initial etch also forming individual openings over second contact areas of the plurality of NAND strings. Material is added in the trench to reduce an area of exposed bottom surface of the trench while maintaining the individual openings without substantial reduction of bottom surface area. Subsequent further etching extends the trench and the plurality of individual openings.
    Type: Application
    Filed: May 15, 2015
    Publication date: November 17, 2016
    Inventors: Shunsuke Akimoto, Hidetoshi Nakamoto, Keita Kumamoto, Hidehito Koseki, Yuji Takahashi, Noritaka Fukuo, Tomoyasu Kakegawa, Takuya Futase
  • Publication number: 20160035721
    Abstract: In one embodiment, a common drain semiconductor device includes a substrate, having two transistors integrated therein. The substrate also includes a plurality of active regions on a major surface of the substrate. The active regions of each transistor may be interleaved.
    Type: Application
    Filed: October 20, 2014
    Publication date: February 4, 2016
    Inventors: Kazumasa Takenaka, Hidehito Koseki