Patents by Inventor Hirofumi Igarashi

Hirofumi Igarashi has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20130221444
    Abstract: According to one embodiment, with gate electrodes and side walls as a mask, oblique ion implanting of the impurity is carried out for the semiconductor substrate, so that channel impurity layers having different dopant concentrations are simultaneously implanted beneath a first and a second gate electrode.
    Type: Application
    Filed: September 6, 2012
    Publication date: August 29, 2013
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventor: Hirofumi IGARASHI
  • Publication number: 20080308220
    Abstract: A film coated with a metal foil is embossed beforehand by a film shaping male mold to impart to the film a shape conformed to a formed article. The film shaping male mold and an injection molding male mold are slid, and injection molding is performed, with the embossed film coated with the metal foil being sandwiched between the injection molding male mold and a shaping female mold. As a result, the metal foil of the film coated with the metal foil is transferred to a product having a deeply concavo-convex surface, without damage to the metal foil, with the quality of the product being ensured.
    Type: Application
    Filed: September 12, 2007
    Publication date: December 18, 2008
    Applicants: KOTO ENGRAVING CO., LTD., TSUCHIYA CO., LTD.
    Inventors: Hirofumi Igarashi, Takumi Kudou, Masaaki Iwakiri, Yasuyuki Ohara, Isamu Sakayori
  • Publication number: 20070278715
    Abstract: A film coated with a metal foil is embossed beforehand with a shape conformed to a formed article. Injection molding is performed, with the embossed film coated with the metal foil being sandwiched between an injection molding male mold and an injection molding female mold. As a result, the metal foil of the film coated with the metal foil is transferred to a product having a deeply concavo-convex surface, without damage to the metal foil, with the quality of the product being ensured.
    Type: Application
    Filed: May 30, 2007
    Publication date: December 6, 2007
    Applicants: Koto Engraving Co., Ltd., Tsuchiya Co., Ltd.
    Inventors: Hirofumi IGARASHI, Takumi Kudou, Masaaki Iwakiri, Yasuyuki Ohara, Isamu Sakayori
  • Patent number: 6682967
    Abstract: A semiconductor device comprises a semiconductor substrate, a p-type well formed in the semiconductor substrate, an n-type well formed in the semiconductor substrate and positioned contiguous to the p-type well, an n-type diffused region formed in the p-type well, and a p-type diffused region formed in the n-type well, wherein a corner C1 having the p-type well on the inside is present in a part of the boundary pattern between the p-type well and the n-type well. At least one of the two sides defining the corner C1 extends from a top of the corner to the n-well by a predetermined width d over a predetermined length. The particular structure permits suppressing generation of a difference in a well isolation punch-through voltage between the corner and the straight portion of the well boundary of the semiconductor device, making it possible to provide a fine device structure while ensuring a desired well isolation punch-through voltage without relaxing a design rule.
    Type: Grant
    Filed: April 23, 2002
    Date of Patent: January 27, 2004
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Masahiko Matsumoto, Hirofumi Igarashi
  • Publication number: 20030006465
    Abstract: A semiconductor device comprises a semiconductor substrate, a p-type well formed in the semiconductor substrate, an n-type well formed in the semiconductor substrate and positioned contiguous to the p-type well, an n-type diffused region formed in the p-type well, and a p-type diffused region formed in the n-type well, wherein a corner C1 having the p-type well on the inside is present in a part of the boundary pattern between the p-type well and the n-type well. At least one of the two sides defining the corner C1 extends from a top of the corner to the n-well by a predetermined width d over a predetermined length. The particular structure permits suppressing generation of a difference in a well isolation punch-through voltage between the corner and the straight portion of the well boundary of the semiconductor device, making it possible to provide a fine device structure while ensuring a desired well isolation punch-through voltage without relaxing a design rule.
    Type: Application
    Filed: April 23, 2002
    Publication date: January 9, 2003
    Applicant: Kabushiki Kaisha Toshiba
    Inventors: Masahiko Matsumoto, Hirofumi Igarashi
  • Patent number: 6399992
    Abstract: A semiconductor device comprises a semiconductor substrate, a p-type well formed in the semiconductor substrate, an n-type well formed in the semiconductor substrate and positioned contiguous to the p-type well, an n-type diffused region formed in the p-type well, and a p-type diffused region formed in the n-type well, wherein a corner C1 having the p-type well on the inside is present in a part of the boundary pattern between the p-type well and the n-type well. At least one of the two sides defining the corner C1 extends from a top of the corner to the n-well by a predetermined width d over a predetermined length. The particular structure permits suppressing generation of a difference in a well isolation punch-through voltage between the corner and the straight portion of the well boundary of the semiconductor device, making it possible to provide a fine device structure while ensuring a desired well isolation punch-through voltage without relaxing a design rule.
    Type: Grant
    Filed: March 29, 2001
    Date of Patent: June 4, 2002
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Masahiko Matsumoto, Hirofumi Igarashi