Patents by Inventor Hiroki Sugano

Hiroki Sugano has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8772694
    Abstract: An image sensor with a small circuit area is provided. In the image sensor, a TX decoder which generates transfer signals TX<3:0> includes a latch circuit. The latch circuit is set when a corresponding row group is selected and when a set signal is set to an “H” level, and is reset when a reset signal is set to an “L” level. The latch circuit serves also as a voltage level shift circuit which converts the “H” level of a signal from a first power supply voltage into a second power supply voltage. Therefore, plural row groups can be selected by setting plural latch circuits. It is not necessary to provide a voltage level shift circuit separately.
    Type: Grant
    Filed: October 20, 2011
    Date of Patent: July 8, 2014
    Assignee: Renesas Electronics Corporation
    Inventors: Hiroki Sugano, Fukashi Morishita
  • Publication number: 20120112039
    Abstract: An image sensor with a small circuit area is provided. In the image sensor, a TX decoder which generates transfer signals TX<3:0> includes a latch circuit. The latch circuit is set when a corresponding row group is selected and when a set signal is set to an “H” level, and is reset when a reset signal is set to an “L” level. The latch circuit serves also as a voltage level shift circuit which converts the “H” level of a signal from a first power supply voltage into a second power supply voltage. Therefore, plural row groups can be selected by setting plural latch circuits. It is not necessary to provide a voltage level shift circuit separately.
    Type: Application
    Filed: October 20, 2011
    Publication date: May 10, 2012
    Inventors: Hiroki Sugano, Fukashi Morishita
  • Patent number: 6646952
    Abstract: The semiconductor circuit includes a driver that is input with a signal, a driver that is input with a signal, and a driver of which input terminal is connected to output terminals of both the drivers, and of which output terminal is connected to input terminals of both the drivers.
    Type: Grant
    Filed: April 16, 2002
    Date of Patent: November 11, 2003
    Assignee: Mitsubishi Denki Kabushiki Kaisha
    Inventors: Takashi Tatsumi, Junji Mori, Hiroki Sugano
  • Publication number: 20030090301
    Abstract: The semiconductor circuit includes a driver that is input with a signal, a driver that is input with a signal, and a driver of which input terminal is connected to output terminals of both the drivers, and of which output terminal is connected to input terminals of both the drivers.
    Type: Application
    Filed: April 16, 2002
    Publication date: May 15, 2003
    Inventors: Takashi Tatsumi, Junji Mori, Hiroki Sugano
  • Patent number: 6418075
    Abstract: A semiconductor integrated circuit in which a logic and a memory are merged, includes a voltage generation unit for generating two or more internal power supply voltages based on two or more external power supply voltages supplied from outside the voltage generation unit with different timings and for furnishing the plurality of internal power supply voltages to the memory. The voltage generation unit includes a standby unit with a small current-feed ability that is always activated, for generating the plurality of internal power supply voltages, and an active unit with a large current-feed ability that is activated as needed, for generating the plurality of internal power supply voltages. An activation control unit prevents the active unit from being activated until all of the plurality of external power supply voltages rise.
    Type: Grant
    Filed: January 16, 2001
    Date of Patent: July 9, 2002
    Assignees: Mitsubishi Denki Kabushiki Kaisha, Mitsubishi Electric Engineering Company Limited
    Inventors: Hiroki Shimano, Kazutami Arimoto, Yasuhiro Ishizuka, Seizou Furubeppu, Hiroki Sugano
  • Patent number: 6400628
    Abstract: A dummy bit line is formed from the same layer as and separately from a bit line, and is running in parallel with the bit line. Capacitor is formed on the layer upper than bit line and has a cell plate. An intermediate interconnection is formed on the layer upper than capacitor and is electrically connected to cell plate and dummy bit line. Thus, a semiconductor memory device is obtained in which a cell plate voltage can reliably be fed to a cell plate while preventing the increase of the area of a chip.
    Type: Grant
    Filed: December 27, 2000
    Date of Patent: June 4, 2002
    Assignees: Mitsubishi Denki Kabushiki Kaisha, Mitsubishi Electric Engineering Company Limited
    Inventors: Katsumi Dosaka, Hiroki Shimano, Hiroki Sugano, Kazutami Arimoto
  • Publication number: 20020008547
    Abstract: A semiconductor integrated circuit in which a logic and a memory are merged, includes a voltage generation unit for generating two or more internal power supply voltages based on two or more external power supply voltages supplied from outside the voltage generation unit with different timings and for furnishing the plurality of internal power supply voltages to the memory. The voltage generation unit includes a standby unit with a small current-feed ability that is always activated, for generating the plurality of internal power supply voltages, and an active unit with a large current-feed ability that is activated as needed, for generating the plurality of internal power supply voltages. An activation control unit prevents the active unit from being activated until all of the plurality of external power supply voltages rise.
    Type: Application
    Filed: January 16, 2001
    Publication date: January 24, 2002
    Inventors: Hiroki Shimano, Kazutami Arimoto, Yasuhiro Ishizuka, Seizou Furubeppu, Hiroki Sugano
  • Publication number: 20010012229
    Abstract: A dummy bit line is formed from the same layer as and separately from a bit line, and is running in parallel with the bit line. Capacitor is formed on the layer upper than bit line and has a cell plate. An intermediate interconnection is formed on the layer upper than capacitor and is electrically connected to cell plate and dummy bit line. Thus, a semiconductor memory device is obtained in which a cell plate voltage can reliably be fed to a cell plate while preventing the increase of the area of a chip.
    Type: Application
    Filed: December 27, 2000
    Publication date: August 9, 2001
    Inventors: Katsumi Dosaka, Hiroki Shimano, Hiroki Sugano, Kazutami Arimoto