Patents by Inventor Hiromichi Kainoh

Hiromichi Kainoh has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 5924127
    Abstract: An address translation buffer system in which a searching time of an address translation buffer is shortened.
    Type: Grant
    Filed: September 16, 1996
    Date of Patent: July 13, 1999
    Assignees: Hitachi, Ltd., Hitachi Information Technology Co., Ltd.
    Inventors: Koji Kawamoto, Hiromichi Kainoh, Kuniki Tohbaru
  • Patent number: 5490259
    Abstract: Under such a condition between outputs of AND circuits for outputting All "0" when one of zero detecting circuits of two register identifiers within an instruction register detects "0", instead of a content of a general-purpose register designated by these identifiers, and also a carry derived from a page offset corresponding to an intermediate result of an address adder, when a page address portion of a logical address is known before this logical address is defined, selecting circuits are controlled, and then the address controller is bypassed to retrieve a translation look-aside buffer, thereby defining a real address. In case that the page address portion of the logical address register is identical to the page address portion of the base register, the translation look-aside buffer is previously retrieved in accordance with either the content of the index register, or the content of the base register so that the real address can be defined.
    Type: Grant
    Filed: July 21, 1993
    Date of Patent: February 6, 1996
    Assignees: Hitachi, Ltd., Hitachi Microcomputer System Ltd.
    Inventors: Tohru Hiraoka, Hiromichi Kainoh, Akira Yamaoka
  • Patent number: 4783783
    Abstract: A data processing system includes a multistage pipeline arithmetic/logic operation unit for implementing an arithmetic or logic operation for sets of element data sequentially and storing operational results sequentially in a memory using a single instruction. Check information indicative of the presence or absence of a fault occurring in each stage of the pipeline operation unit is moved in synchronism with the advancement of stages of the pipeline operation unit. A request control unit for storing the operational result in the memory suppresses the storing of the operational result in the memory if check information indicates a fault of the operational result which is being stored in the memory. The request control unit issues storage requests, which are counted by a counter. The counter indicates the number of elements stored normally in the memory.
    Type: Grant
    Filed: July 24, 1986
    Date of Patent: November 8, 1988
    Assignees: Hitachi, Ltd., Hitachi Computer Eng. Co.
    Inventors: Seiji Nagai, Takaaki Nishiyama, Hiromichi Kainoh, Fujio Wakui